EQVA13C2C2H-62.208M
REGULATORY COMPLIANCE
2011/65 +
2015/863
(Data Sheet downloaded on Aug 27, 2020)
191 SVHC
ITEM DESCRIPTION
Voltage Controlled Quartz Crystal Clock Oscillators VCXO LVCMOS (CMOS) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface
Mount (SMD) 62.208MHz ±50ppm -40°C to +85°C
ELECTRICAL SPECIFICATIONS
Nominal Frequency
Frequency Tolerance/Stability
Aging at 25°C
Operating Temperature Range
Supply Voltage
Input Current
Output Voltage Logic High (Voh)
Output Voltage Logic Low (Vol)
Rise/Fall Time
Duty Cycle
Load Drive Capability
Output Logic Type
Absolute Pull Range
62.208MHz
±50ppm Maximum (Inclusive of all conditions: Calibration Tolerance (at 25°C), Frequency Stability over the Operating
Temperature Range, Supply Voltage Change and Output Load Change)
±2ppm Maximum First Year, ±10ppm/10 Years Maximum
-40°C to +85°C
3.3Vdc ±5%
30mA Maximum (Unloaded)
90% of Vdd Minimum (IOH = -4mA)
10% of Vdd Maximum (IOL = +4mA)
3nSec Maximum (Measured at 10% to 90% of Waveform)
50 ±5(%) (Measured at 50% of Waveform)
15pF Maximum
CMOS
±50ppm Minimum (Inclusive of all conditions: Calibration Tolerance (at 25°C), Frequency Stability over the Operating
Temperature Range, Supply Voltage Change, Output Load Change, Shock, Vibration, and 10 Year Aging over the
Control Voltage (Vc))
0.3Vdc to 3.0Vdc (Test Condition for APR)
0.0Vdc to Vdd +0.6Vdc
5% Typical, 10% Maximum
Positive Tranfer Characteristic
10kHz Minimum (Measured at -3dB, Vc = 1.65Vdc)
500kOhms Minimum
10µA Maximum
-58dBc/Hz at 10Hz offset; -90dBc/Hz at 100Hz offset; -118dBc/Hz at 1kHz offset; -125dBc/Hz at 10kHz offset; -
126dBc/Hz at 100kHz offset; -145dBc/Hz at 1MHz offset; -155dBc/Hz at 10MHz offset; -157dBc/Hz at 20MHz offset (All
Values are Typical)
Output Enable (OE)
90% of Vdd Minimum or No Connect to Enable Output
10% of Vdd Maximum to Disable Output (High Impedance)
100nSec Maximum
50nSec Maximum
18mA Maximum (Without Load (Pin 2 = Ground))
1.4pSec Maximum (Fj=12kHz to 20MHz (Random))
0.2pSec Typical
2pSec Typical
3pSec Maximum
30pSec Maximum
10mSec Maximum
Control Voltage
Control Voltage Range
Linearity
Transfer Function
Modulation Bandwidth
Input Impedance
Input Leakage Current
Phase Noise
Output Control Function
Output Control Input Voltage Logic
High (Vih)
Output Control Input Voltage Logic
Low (Vil)
Output Enable Time
Output Disable Time
Output Enable Current
RMS Phase Jitter
Period Jitter (Deterministic)
Period Jitter (Random)
Period Jitter (RMS)
Period Jitter (pk-pk)
Start Up Time
www.ecliptek.com | Specification Subject to Change Without Notice | Revision B 01/18/2019 | Page 1 of 7
Ecliptek, LLC
5458 Louie Lane, Reno, NV 89511
1-800-ECLIPTEK or 714.433.1200
EQVA13C2C2H-62.208M
ELECTRICAL SPECIFICATIONS CONTINUED
Storage Temperature Range
-55°C to +125°C
ENVIRONMENTAL & MECHANICAL SPECIFICATIONS
ESD Susceptibility
Fine Leak Test
Flammability
Gross Leak Test
Mechanical Shock
Moisture Resistance
Moisture Sensitivity
Resistance to Soldering Heat
Resistance to Solvents
Solderability
Temperature Cycling
Vibration
MIL-STD-883, Method 3015, Class 1, HBM: 1500V
MIL-STD-883, Method 1014, Condition A
UL94-V0
MIL-STD-883, Method 1014, Condition C
MIL-STD-883, Method 2002, Condition B
MIL-STD-883, Method 1004
J-STD-020, MSL 1
MIL-STD-202, Method 210, Condition K
MIL-STD-202, Method 215
MIL-STD-883, Method 2003
MIL-STD-883, Method 1010, Condition B
MIL-STD-883, Method 2007, Condition A
www.ecliptek.com | Specification Subject to Change Without Notice | Revision B 01/18/2019 | Page 2 of 7
Ecliptek, LLC
5458 Louie Lane, Reno, NV 89511
1-800-ECLIPTEK or 714.433.1200
EQVA13C2C2H-62.208M
MECHANICAL DIMENSIONS (all dimensions in millimeters)
PIN
1
CONNECTION
Control Voltage
Output Enable (OE)
Case/Ground
Output
Do Not Connect
Supply Voltage
1.70
MAX
5.00
±0.20
MARKING
ORIENTATION
2.60 ±0.15
1.2 ±0.2
2.54
TYP
5.08
±0.15
6
5
4
1
2
3
1.4
±0.2
2
3
4
5
6
7.00
±0.20
LINE MARKING
1
2
3
ECLIPTEK
62.208M
XXXXX
XXXXX=Ecliptek
Manufacturing Identifier
Suggested Solder Pad Layout
All Dimensions in Millimeters
1.80 (X6)
2.00 (X6)
0.54 (X4)
1.89
All Tolerances are ±0.1
Solder Land
(X6)
www.ecliptek.com | Specification Subject to Change Without Notice | Revision B 01/18/2019 | Page 3 of 7
Ecliptek, LLC
5458 Louie Lane, Reno, NV 89511
1-800-ECLIPTEK or 714.433.1200
EQVA13C2C2H-62.208M
OUTPUT WAVEFORM & TIMING DIAGRAM
V
IH
INPUT
V
IL
CLOCK OUTPUT
V
OH
80% of Waveform
50% of Waveform
20% of Waveform
V
OL
OUTPUT DISABLE
(HIGH IMPEDANCE
STATE)
t
PLZ
Fall
Time
Rise
Time
T
W
T
Duty Cycle (%) = T
W
/T x 100
t
PZL
www.ecliptek.com | Specification Subject to Change Without Notice | Revision B 01/18/2019 | Page 4 of 7
Ecliptek, LLC
5458 Louie Lane, Reno, NV 89511
1-800-ECLIPTEK or 714.433.1200
EQVA13C2C2H-62.208M
Test Circuit for CMOS Output
Oscilloscope
Frequency
Counter
Current
Meter
Power
Supply
Voltage
Meter
0.01µF
(Note 1)
0.1µF
(Note 1)
Supply
Voltage Do No
(V
DD
) Connect
Output
Output
Enable
Control
Voltage
Ground
Probe
(Note 2)
C
L
(Note 3)
Power
Supply
Voltage
Meter
Switch
Note 1: An external 0.01µF ceramic bypass capacitor in parallel with a 0.1µF high
frequency ceramic bypass capacitor close (less than 2mm) to the package
ground and supply voltage pin is required.
Note 2: A low capacitance (<12pF), 10X attenuation factor, high impedance
(>10Mohms), and high bandwidth (>300MHz) passive probe is recommended.
Note 3: Capacitance value C
L
includes sum of all probe and fixture capacitance.
Power
Supply
www.ecliptek.com | Specification Subject to Change Without Notice | Revision B 01/18/2019 | Page 5 of 7
Ecliptek, LLC
5458 Louie Lane, Reno, NV 89511
1-800-ECLIPTEK or 714.433.1200