首页 > 器件类别 > 存储 > 存储

FT93C56A-ISR-T

IC EEPROM 2K SPI 2MHZ 8SOP

器件类别:存储    存储   

厂商名称:Fremont_Micro_Devices_USA

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Fremont_Micro_Devices_USA
包装说明
SOP,
Reach Compliance Code
unknown
备用内存宽度
8
最大时钟频率 (fCLK)
0.25 MHz
JESD-30 代码
R-PDSO-G8
长度
4.9 mm
内存密度
2048 bit
内存集成电路类型
EEPROM
内存宽度
16
功能数量
1
端子数量
8
字数
128 words
字数代码
128
工作模式
SYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
128X16
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
并行/串行
SERIAL
峰值回流温度(摄氏度)
NOT SPECIFIED
座面最大高度
1.75 mm
串行总线类型
3-WIRE
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
1.8 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
3.9 mm
最长写入周期时间 (tWC)
10 ms
文档预览
Fremont Micro Devices
93C46/A, 93C56/A, 93C66/A
3-Wire Serial EEPROM
1K, 2K and 4Kbit (8-bit or 16-bit wide)
FEATURES
Standard Voltage and Low Voltage Operation:
FT93C46/56/66:
V
CC
= 2.5V to 5.5V
FT93C46A/56A/66A:
V
CC
= 1.8V to 5.5V
User Selectable Internal Organization:
FT93C46: 128 x 8 or 64 x 16
FT93C56:
256 x 8 or 128 x 16
FT93C66: 512 x 8 or 256 x 16
2 MHz Clock Rate (5V) Compatibility.
Industry Standard 3-wire Serial Interface.
Self-Timed ERASE/WRITE Cycles (5ms max including auto-erase).
Automatic ERAL before WRAL.
Sequential READ Function.
High Reliability: Typical 1 Million Erase/Write Cycle Endurance.
100 Years Data Retention.
Industrial Temperature Range (-40
o
C to 85
o
C).
Standard 8-pin PDIP/SOIC/TSSOP Pb-free Packages.
DESCRIPTION
The FT93C46/56/66 series are 1024/2048/4096 bits of serial Electrical Erasable and Programmable
Read Only Memory, commonly known as EEPROM. They are organized as 64/128/256 words of 16 bits
each when the ORG pin is connected to VCC (or unconnected) and 128/256/512 words of 8 bits (1 byte)
each when the ORG pin is tied to ground. The devices are fabricated with proprietary advanced CMOS
process for low power and low voltage applications. These devices are available in standard 8-lead
PDIP, 8-lead JEDEC SOIC and 8-lead TSSOP packages. Our extended V
CC
range (1.8V to 5.5V)
devices enables wide spectrum of applications.
The FT93C46/56/66 is enabled through the Chip Select pin (CS), and accessed via a 3-wire serial
interface consisting of Data Input (DI), Data Output (DO), and Shift Clock (SCL). Upon receiving a READ
instruction at DI, the address is decoded and the data is clocked out serially on the data output pin DO.
The WRITE cycle is completely self-timed and no separate ERASE cycle is required before WRITE. The
WRITE cycle is only enabled when the part is in the ERASE/WRITE ENABLE state. Once a device
begins its self-timed program procedure, the data out pin (DO) can indicate the READY/BUSY status by
rising chip select (CS).
© 2013 Fremont Micro Devices Inc.
Confidential Rev. 0.8
DS93CXX-A-page1
Fremont Micro Devices
93C46/A, 93C56/A, 93C66/A
PIN CONFIGURATION
Pin Name
CS
SCL
DI
DO
ORG
DC
VCC
GND
Pin Function
Chip Select
Serial Clock
Serial Data Input
Serial Data Output
Internal Organization
Don’t Connect
Power Supply
Ground
All these packaging types come in Pb-free certified.
CS
SCL
DI
DO
VCC
DC
ORG
GND
1
2
3
4
8
7
6
5
CS
SCL
DI
DO
1
2
3
4
8
7
6
5
VCC
DC
ORG
GND
8L PDIP
8L SOIC
CS
SCL
DI
DO
1
2
3
4
8
7
6
5
VCC
DC
ORG
GND
DC
VCC
CS
SCL
1
2
3
4
8
7
6
5
ORG
GND
DO
DI
8L TSSOP
8L SOIC
Rotated (R)
93C46 only
ABSOLUTE MAXIMUM RATINGS
Industrial operating temperature:
Storage temperature:
Input voltage on any pin relative to ground:
Maximum voltage:
-40
o
C to 85
o
C
-50
o
C to 125
o
C
-0.3V to V
CC
+ 0.3V
8V
* Stresses exceed those listed under “Absolute Maximum Rating” may cause permanent damage to the
device. Functional operation of the device at conditions beyond those listed in the specification is not
guaranteed. Prolonged exposure to extreme conditions may affect device reliability or functionality.
© 2013 Fremont Micro Devices Inc.
Confidential Rev. 0.8
DS93CXX-A-page2
Fremont Micro Devices
93C46/A, 93C56/A, 93C66/A
PIN DESCRIPTIONS
(A) SERIAL CLOCK (SCL)
The rising edge of this SCL input is to latch data into the EEPROM device while the rising edge of this
clock is to clock data out of the EEPROM device.
(B) CHIP SELECT (CS)
This is the chip select input signal for the serial EEPROM device.
(C) SERIAL DATA INPUT (DI)
This is data input signal for the serial device.
(D) SERIAL DATA OUTPUT (DO)
This is data output signal for the serial device.
(E) INTERNAL ORGANIZATION (ORG)
This is internal organization input signal for the serial EEPROM device. When the ORG pin is
connected to VCC or unconnected the EEPROM is organized as 64/128/256 word of 16 bits each and
when ORG pin is connected to ground the EEPROM is organized as 128/256/512 byte of 8 bits each.
Typically, these signals are hardwired to either V
IH
or V
IL
. If left unconnected, they are internally
recognized as V
IH
.
.
© 2013 Fremont Micro Devices Inc.
Confidential Rev. 0.8
DS93CXX-A-page3
Fremont Micro Devices
93C46/A, 93C56/A, 93C66/A
MEMORY ORGANIZATION
The FT93C46/56/66 memory is organized either as bytes (x8) or as words (x16). If Internal Organization
(ORG) is unconnected (or connected to VCC) the words (x16) organization is selected; When Internal
Organization is connected to ground the bytes (x8) organization is selected.
INSTRUCTION SET for the FT93C46
Instruction
READ
EWEN
EWDS
ERASE
WRITE
ERAL
WRAL
SB
1
1
1
1
1
1
1
Op
Code
10
00
00
11
01
00
00
Address
x8
x 16
A
6
- A
0
11xxxxx
00xxxxx
A
6
- A
0
A
6
- A
0
10xxxxx
01xxxxx
A
5
- A
0
11xxxx
00xxxx
A
5
- A
0
A
5
- A
0
10xxxx
01xxxx
D
7
- D
0
D
7
- D
0
D
15
- D
0
D
15
- D
0
Data
x8
x 16
Comments
Reads data stored in memory,
at specified address.
Write enable must precede all
programming modes.
Disables
all
programming
instructions.
Erase memory location A
n
- A
0
.
Writes memory location A
n
- A
0
.
Erases all memory locations.
Writes all memory locations.
INSTRUCTION SET for the FT93C56 and FT93C66
Instruction
READ
EWEN
EWDS
ERASE
WRITE
ERAL
WRAL
.
(A) START BIT (SB)
Each instruction is preceded by a rising edge on Chip Select (CS) with Serial Clock (SCL) being held
Low.
(B) OPERATION CODE (OP-CODE)
Two op-code bits, read on Serial Data Input (DI) during the rising edge of Serial Clock (SCL).
(C) ADDRESS
The address bits of the byte or word that is to be accessed. For the FT93C46, the address is made
up of 6 bits for the x16 organization or 7 bits for x8 organization. For the FT93C56, the address is
made up of 7 bits for the x16 organization or 8 bits for x8 organization. For the FT93C66, the address
is made up of 8 bits for the x16 organization or 9 bits for x8 organization.
(D) DATA
The data bits of the byte or word that is to be accessed. For the FT93C46/56/66, the data is made up
of 16 bits (word) for the x16 organization or 8 bits (byte) for x8 organization.
SB
1
1
1
1
1
1
1
Op
Code
10
00
00
11
01
00
00
Address
x8
A
8
- A
0
11xxxxxxx
00xxxxxxx
A
8
- A
0
A
8
- A
0
10xxxxxxx
01xxxxxxx
x 16
A
7
- A
0
11xxxxxx
00xxxxxx
A
7
- A
0
A
7
- A
0
10xxxxxx
01xxxxxx
D
7
- D
0
D
7
- D
0
D
15
- D
0
D
15
- D
0
x8
Data
x 16
Comments
Reads data stored in memory,
at specified address.
Write enable must precede all
programming modes.
Disables
all
programming
instructions.
Erase memory location A
n
- A
0
.
Writes memory location A
n
- A
0
.
Erases all memory locations.
Writes all memory locations.
© 2013 Fremont Micro Devices Inc.
Confidential Rev. 0.8
DS93CXX-A-page4
Fremont Micro Devices
93C46/A, 93C56/A, 93C66/A
INSTRUCTION SETS DESCRIPTION
(A) READ
The Read (READ) instruction contains the Address code for the memory location to be read. After the
instruction and address are decoded, data from the selected memory location is available at the serial
output pin DO. Output data changes are synchronized with the rising edges of serial clock SK. It
should be noted that when a dummy bit (logic “0”) precedes the 8- or 16-bit data output string.
(B) ERASE/WRITE ENABLE
To assure data integrity, the part automatically goes into the Erase/Write Disable (EWDS) state when
power is first applied. An Erase/Write Enable (EWEN) instruction must be executed first before any
programming instructions can be carried out. Please note that once in the Erase/Write Enable state,
programming remains enabled until an Erase/Write Disable (EWDS) instruction is executed or V
CC
power is removed from the part.
(C) ERASE/WRITE DISABLE
To protect against accidental data disturb, the Erase/Write Disable (EWDS) instruction disables all
programming modes and should be executed after all programming operations. The operation of the
READ instruction is independent of both the EWEN and EWDS instructions and can be executed at
any time.
(D) ERASE
The Erase (ERASE) instruction programs all bits in the specified memory location to the logical “1”
state. The self-timed erase cycle starts once the ERASE instruction and address are decoded. The
DO pin outputs the READY/BUSY status of the part if CS is brought high after being kept low for a
minimum of 250 ns (t
CS
). A logic “1” at pin DO indicates that the selected memory location has been
erased, and the part is ready for another instruction.
(E) WRITE
The Write (WRITE) instruction contains the 8 or 16 bits of data to be written into the specified memory
location. The self-timed programming cycle, t
WP
, starts after the last bit of data is received at serial
data input pin DI. The DO pin outputs the READY/BUSY status of the part if CS is brought high after
being kept low for a minimum of 250 ns (t
CS
). A logic “0” at DO indicates that programming is still in
progress. A logic “1” indicates that the memory location at the specified address has been written with
the data pattern contained in the instruction and the part is ready for further instructions. A
READY/BUSY status cannot be obtained if the CS is brought high after the end of the self-timed
programming cycle, t
WP
.
(F) ERASE ALL
The Erase All (ERAL) instruction programs every bit in the memory array to the logic “1” state and is
primarily used for testing purposes. The DO pin outputs the READY/BUSY status of the part if CS is
brought high after being kept low for a minimum of 250 ns (t
CS
). The ERAL instruction is valid only at
V
CC
= 5.0V ± 10%.
(G) WRITE ALL
The Write All (WRAL) instruction programs all memory locations with the data patterns specified in the
instruction. The DO pin outputs the READY/BUSY status of the part if CS is brought high after being
kept low for a minimum of 250 ns (t
CS
). The WRAL instruction is valid only at V
CC
= 5.0V ± 10%.
© 2013 Fremont Micro Devices Inc.
Confidential Rev. 0.8
DS93CXX-A-page5
查看更多>
微控制器RL78族系列产品的概要(中文语音,得耐心听呢!)
微控制器RL78族系列产品的概要(中文语音,得耐心听呢!) http://119.254.84.3...
chenwenjun123 瑞萨电子MCU
【低功耗】SRAM、SDRAM的Verilog模型
SRAM、SDRAM的Verilog模型 SRAM :IS61LV25616AL.exe SDRAM...
dream_byxiaoyu FPGA/CPLD
寻找问题根源,优化GPRS网络
随着通用无线分组业务(GPRS)的推出并与现有GSM共存,移动网络运营商正面临新的挑战。与任何新系...
fly RF/无线
Power by Linear丨简化电源排序,这套方案是“理想型”
设计多轨电源时,每增加一个电源轨,挑战都会成倍增加。设计师必须考虑怎样动态协调电源排序和定时、...
qwqwqw2088 模拟与混合信号
大家一起学算法精品书籍推荐(十二)计算机算法基础
为什么要推荐这些资料? 软件行业里一直有一种说法:程序=算法+数据...
tiankai001 下载中心专版
求HH mount极轴座冷门性价比高之设计方案,包括所用单片机源代码(最好是C)。可联系我
要求符合DisEqC 1.2 协议,选择的单片机最好相对冷门,性价比要高。可联系我:价格可议。 陈先...
dadat 嵌入式系统
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消