首页 > 器件类别 >

HI5813JIP

CMOS 3.3V, 25 Microsecond, 12-Bit, Sampling A/D Converter with Internal Track and Hold

厂商名称:Intersil ( Renesas )

厂商官网:http://www.intersil.com/cda/home/

下载文档
文档预览
HI5813
August 1997
CMOS 3.3V, 25 Microsecond, 12-Bit, Sampling
A/D Converter with Internal Track and Hold
Description
The HI5813 is a 3.3V, very low power, 12-bit, successive
approximation analog-to-digital converter. It can operate
from a single 3V to 6V supply and typically draws a maxi-
mum of 1.0mA (at 25
o
C) when operating at 3.3V. The
HI5813 features a built-in track and hold. The conversion
time is as low as 25µs with a 3.3V supply.
The twelve data outputs feature full high speed CMOS three-
state bus driver capability, and are latched and held through
a full conversion cycle. The output is user selectable: (i.e.)
12-bit , 8-bit (MSBs), and/or 4-bit (LSBs). A data ready flag
and conversion start input complete the digital interface.
[ /Title
(HI581
3)
/Sub-
ject
(CMO
S
3.3V,
25
Micro-
sec-
ond,
12-
Bit,
Sam-
pling
A/D
Con-
verter
with
Inter-
nal
Track
and
Hold)
/Autho
r ()
/Key-
words
(Inter-
sil
Corpo-
ration,
Semi-
con-
ductor,
A/D,
ADC,
flash,
Features
• Conversion Time . . . . . . . . . . . . . . . . . . . . . . . . . . . 25µs
• Throughput Rate . . . . . . . . . . . . . . . . . . . . . . . .40 KSPS
• Built-In Track and Hold
• Single Supply Voltage . . . . . . . . . . . . . . . . . . . . . . +3.3V
• Maximum Power Consumption at 25
o
C. . . . . . . . 3.3mW
Applications
• Remote Low Power Data Acquisition Systems
• Battery Operated Systems
• Pen Based PC Handheld Scanners
• DSP Modems
• General Purpose DSP Front End
µP
Controlled Measurement Systems
• PCMCIA Type II Compliant
• PC Based Industrial Controls/DAQ Systems
Ordering Information
PART
NUMBER
HI5813JIP
HI5813KIP
HI5813JIB
HI5813KIB
HI5813JIJ
HI5813KIJ
INL (LSB)
(MAX OVER
TEMP.)
±4.0
±2.5
±4.0
±2.5
±4.0
±2.5
TEMP.
RANGE
(
o
C)
PKG.
NO.
E24.3
E24.3
M24.3
M24.3
PACKAGE
-40 to 85 24 Ld PDIP
-40 to 85 24 Ld PDIP
-40 to 85 24 Ld SOIC
-40 to 85 24 Ld SOIC
-40 to 85 24 Ld CERDIP F24.3
-40 to 85 24 Ld CERDIP F24.3
Pinout
HI5813 (PDIP, CERDIP, SOIC)
TOP VIEW
DRDY
(LSB) D0
D1
D2
D3
D4
D5
D6
D7
D8
D9
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
24 V
DD
23 OEL
22 CLK
21 STRT
20 V
REF
-
19 V
REF
+
18 V
IN
17 V
AA
+
16 V
AA
-
15 OEM
14 D11 (MSB)
13 D10
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207
|
Copyright
©
Intersil Corporation 1999
File Number
3634.1
6-1802
HI5813
Functional Block Diagram
STRT
V
DD
V
SS
V
IN
CONTROL
AND
TIMING
32C
V
REF
+
OEM
16C
D11 (MSB)
50Ω
SUBSTRATE
8C
D10
4C
2C
V
AA
+
C
V
AA
-
64C
63
32C
D7
16C
8C
4C
2C
C
D3
C
D2
D1
V
REF
-
D0 (LSB)
OEL
12-BIT
SUCCESSIVE
APPROXIMATION
REGISTER
12-BIT EDGE
TRIGGERED
“D” LATCHED
D8
D9
CLOCK
CLK
DRDY
TO INTERNAL LOGIC
D6
D5
D4
P1
6-1803
HI5813
Absolute Maximum Ratings
Supply Voltage
V
DD
to V
SS
. . . . . . . . . . . . . . . . . . . . (V
SS
-0.5V) < V
DD
< +6.5V
V
AA
+ to V
AA
-. . . . . . . . . . . . . . . . . . . . (V
SS
-0.5V) to (V
SS
+6.5V)
V
AA
+ to V
DD
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
±
0.3V
Analog and Reference Inputs
V
IN
, V
REF
+, V
REF
- . . . . . . . . . (V
SS
-0.3V) < V
INA
< (V
DD
+0.3V)
Digital I/O Pins . . . . . . . . . . . . . . (V
SS
-0.3V) < VI/O < (V
DD
+0.3V)
Thermal Information
Thermal Resistance (Typical, Note 1)
θ
JA
(
o
C/W)
θ
JC
(
o
C/W)
PDIP Package . . . . . . . . . . . . . . . . . . .
80
N/A
SOIC Package . . . . . . . . . . . . . . . . . . .
75
N/A
CERDIP Package . . . . . . . . . . . . . . . .
60
12
Maximum Junction Temperature
PDIP and SOIC Packages. . . . . . . . . . . . . . . . . . . . . . . . . . 150
o
C
CERDIP Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 175
o
C
Maximum Storage Temperature Range . . . . . . . . . .-65
ο
C to 150
o
C
Maximum Lead Temperature (Soldering, 10s) . . . . . . . . . . . . 300
o
C
(SOIC - Lead Tips Only)
Operating Conditions
Temperature Range
PDIP, SOIC, and CERDIP Packages . . . . . . . . . . . -40
o
C to 85
o
C
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation
of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
1.
θ
JA
is measured with the component mounted on an evaluation PC board in free air.
Electrical Specifications
V
DD
= V
AA
+ = V
REF
+ = 3.3V, V
SS
= V
AA
- = V
REF
- = GND, CLK = 600kHz (J suffix),
CLK = 500kHz (K suffix), Unless Otherwise Specified
25
o
C
-
40
o
C TO 85
o
C
MAX
MIN
MAX
UNITS
PARAMETER
ACCURACY
Resolution
Integral Linearity Error, INL
(End Point)
Differential Linearity Error, DNL
J
K
J
K
Gain Error, FSE
(Adjustable to Zero)
Offset Error, V
OS
(Adjustable to Zero)
DYNAMIC CHARACTERISTICS
Signal to Noise Ratio, SINAD
RMS Signal
RMS Noise + Distortion
Signal to Noise Ratio, SNR
RMS Signal
RMS Noise
Total Harmonic Distortion, THD
J
K
Spurious Free Dynamic Range,
SFDR
ANALOG INPUT
Input Current, Dynamic
Input Current, Static
J
K
J
K
J
K
J
K
J
K
TEST CONDITIONS
MIN
TYP
12
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
±4.0
±2.5
±4.0
±2.0
±2.0
±2.0
±3.0
±2.5
12
-
-
-
-
-
-
-
-
-
±4.0
±2.5
±4.0
±2.0
±2.0
±2.0
±3.0
±2.5
Bits
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
f
S
= 600kHz, f
IN
= 1kHz
f
S
= 500kHz, f
IN
= 1kHz
f
S
= 600kHz, f
IN
= 1kHz
f
S
= 500kHz, f
IN
= 1kHz
f
S
= 750kHz, f
IN
= 1kHz
f
S
= 750kHz, f
IN
= 1kHz
f
S
= 600kHz, f
IN
= 1kHz
f
S
= 500kHz, f
IN
= 1kHz
-
-
-
-
-
-
-
-
61.5
63.9
63.2
65.1
-68.4
-70.8
69.0
71.8
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
dB
dB
dB
dB
dBc
dBc
dB
dB
At V
IN
= V
REF
+, 0V
Conversion Stopped
-
-
±50
±0.4
±100
±10
-
-
±100
±10
µA
µA
6-1804
HI5813
Electrical Specifications
V
DD
= V
AA
+ = V
REF
+ = 3.3V, V
SS
= V
AA
- = V
REF
- = GND, CLK = 600kHz (J suffix),
CLK = 500kHz (K suffix), Unless Otherwise Specified
(Continued)
25
o
C
PARAMETER
Input Bandwidth -3dB
Reference Input Current
Input Series Resistance, R
S
Input Capacitance, C
SAMPLE
Input Capacitance, C
HOLD
DIGITAL INPUTS
OEL, OEM, STRT
High-Level Input Voltage, V
IH
Low-Level Input Voltage, V
IL
Input Leakage Current, I
IL
Input Capacitance, C
IN
DIGITAL OUTPUTS
High-Level Output Voltage, V
OH
Low-Level Output Voltage, V
OL
Three-State Leakage, I
OZ
Output Capacitance, C
OUT
TIMING
Conversion Time (t
CONV
+ t
ACQ
)
(Includes Acquisition Time)
Clock Frequency
Clock Pulse Width, t
LOW
, t
HIGH
Aperture Delay, t
D
APR
Clock to Data Ready Delay, t
D1
DRDY
Clock to Data Ready Delay, t
D2
DRDY
Start Removal Time, t
R
STRT
Start Setup Time, t
SU
STRT
Start Pulse Width, t
W
STRT
Start to Data Ready Delay, t
D3
DRDY
Output Enable Delay, t
EN
Output Disabled Delay, t
DIS
POWER SUPPLY CHARACTERISTICS
Supply Current, I
DD
+ I
AA
NOTE:
2. Parameter guaranteed by design or characterization, not production tested.
-
0.5
1
-
2.5
mA
J
K
(Note 2)
(Note 2)
(Note 2)
(Note 2)
(Note 2)
(Note 2)
(Note 2)
(Note 2)
(Note 2)
(Note 2)
(Note 2)
25
30
0.05
100
-
-
-
75
85
-
-
-
-
-
-
-
-
35
180
180
30
60
15
110
65
95
-
-
0.75
-
50
210
220
-
-
25
130
75
110
25
30
0.05
100
-
-
-
75
30
-
-
-
-
-
-
0.75
-
70
240
250
-
-
25
160
80
130
µs
µs
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
I
SOURCE
= -400µA
I
SINK
= 1.6mA
Except DRDY, V
OUT
= 0V,
3.3V
Except DRDY
2.6
-
-
-
-
-
-
20
-
0.4
±10
-
2.6
-
-
-
-
0.4
±10
-
V
V
µA
pF
Except CLK, V
IN
= 0V, 5V
2.4
-
-
-
-
-
-
10
-
0.8
±10
2.4
-
-
-
-
0.8
±10
-
V
V
µA
pF
In Series with Input
C
SAMPLE
During Sample State
During Hold State
TEST CONDITIONS
MIN
-
-
-
-
-
TYP
1
160
420
380
20
-
-
-
-
MAX
-
40
o
C TO 85
o
C
MIN
-
-
-
-
-
MAX
-
-
-
-
-
UNITS
MHz
µA
pF
pF
6-1805
HI5813
Timing Diagrams
1
2
3
4
5 - 14
15
1
2
3
CLK
t
D1
DRDY
t
LOW
t
HIGH
STRT
t
D2
DRDY
DRDY
D0 - D11
DATA N - 1
DATA N
V
IN
HOLD N
TRACK N
TRACK N + 1
OEL = OEM = V
SS
FIGURE 1. CONTINUOUS CONVERSION MODE
15
CLK
1
2
2
2
3
4
5
t
R
STRT
t
SU
STRT
t
W
STRT
STRT
t
D3
DRDY
DRDY
HOLD
V
IN
TRACK
HOLD
FIGURE 2. SINGLE SHOT MODE
6-1806
查看更多>
参数对比
与HI5813JIP相近的元器件有:HI5813JIB、HI5813JIJ、HI5813KIJ、HI5813KIP。描述及对比如下:
型号 HI5813JIP HI5813JIB HI5813JIJ HI5813KIJ HI5813KIP
描述 CMOS 3.3V, 25 Microsecond, 12-Bit, Sampling A/D Converter with Internal Track and Hold CMOS 3.3V, 25 Microsecond, 12-Bit, Sampling A/D Converter with Internal Track and Hold CMOS 3.3V, 25 Microsecond, 12-Bit, Sampling A/D Converter with Internal Track and Hold CMOS 3.3V, 25 Microsecond, 12-Bit, Sampling A/D Converter with Internal Track and Hold CMOS 3.3V, 25 Microsecond, 12-Bit, Sampling A/D Converter with Internal Track and Hold
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消