首页 > 器件类别 > 存储 > 存储

HY5DU28422ELT-J

DDR DRAM, 32MX4, 0.7ns, CMOS, PDSO66

器件类别:存储    存储   

厂商名称:SK Hynix(海力士)

厂商官网:http://www.hynix.com/eng/

下载文档
器件参数
参数名称
属性值
厂商名称
SK Hynix(海力士)
包装说明
TSSOP, TSSOP66,.46
Reach Compliance Code
compliant
最长访问时间
0.7 ns
最大时钟频率 (fCLK)
166 MHz
I/O 类型
COMMON
交错的突发长度
2,4,8
JESD-30 代码
R-PDSO-G66
内存密度
134217728 bit
内存集成电路类型
DDR DRAM
内存宽度
4
端子数量
66
字数
33554432 words
字数代码
32000000
最高工作温度
70 °C
最低工作温度
组织
32MX4
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装等效代码
TSSOP66,.46
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
电源
2.5 V
认证状态
Not Qualified
刷新周期
4096
连续突发长度
2,4,8
最大待机电流
0.015 A
最大压摆率
0.25 mA
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子形式
GULL WING
端子节距
0.635 mm
端子位置
DUAL
Base Number Matches
1
文档预览
HY5DU28422E(L)T
HY5DU28822E(L)T
HY5DU281622E(L)T
128M DDR SDRAM
HY5DU28422E(L)T
HY5DU28822E(L)T
HY5DU281622E(L)T
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev. 0.1 / Sep. 2003
1
HY5DU28422E(L)T
HY5DU28822E(L)T
HY5DU281622E(L)T
Revision History
Revision No.
0.1
History
Define Preliminary Sepcification
Draft Date
Sep. 2003
Remark
Rev. 0.1 / Sep. 2003
2
HY5DU28422E(L)T
HY5DU28822E(L)T
HY5DU281622E(L)T
DESCRIPTION
PRELIMINARY
The Hynix HY5DU28422E(L)T, HY5DU28822E(L)T and HY5DU281622E(L)T are a 134,217,728-bit CMOS Double Data
Rate(DDR) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density
and high bandwidth.
The Hynix 128Mb DDR SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the
clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the /CK), Data,
Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are inter-
nally pipelined and 2-bit prefetched to achieve very high bandwidth. All input and output voltage levels are compatible
with SSTL_2.
FEATURES
V
DD
, V
DDQ
= 2.5V +/- 0.2V
All inputs and outputs are compatible with SSTL_2
interface
Fully differential clock inputs (CK, /CK) operation
Double data rate interface
Source synchronous - data transaction aligned to
bidirectional data strobe (DQS)
Data outputs on DQS edges when read (edged DQ)
Data inputs on DQS centers when write (centered
DQ)
On chip DLL align DQ and DQS transition with CK
transition
DM mask write data-in at the both rising and falling
edges of the data strobe
tRAS Lock-out function supported
All addresses and control inputs except data, data
strobes and data masks latched on the rising edges
of the clock
Programmable /CAS latency 2 and 2.5 supported
Programmable burst length 2 / 4 / 8 with both
sequential and interleave mode
Internal four bank operations with single pulsed
/RAS
Auto refresh and self refresh supported
4096 refresh cycles / 64ms
JEDEC standard 400mil 66pin TSOP-II with 0.65mm
pin pitch
Full and Half strength driver option controlled by
EMRS
ORDERING INFORMATION
Part No.
HY5DU28422E(L)T-X*
HY5DU28822E(L)T-X*
HY5DU281622E(L)T-X*
OPERATING FREQUENCY
PACKAGE
400mil
66pin
TSOP-II
Configuration
32Mx4
16Mx8
8Mx16
Grade
-J
-M
-K
-H
-L
CL2
133MHz
133MHz
133MHz
100MHz
100MHz
CL2.5
166MHz
133MHz
133MHz
133MHz
125MHz
Remark
(CL-tRCD-tRP)
DDR333 (2.5-3-3)
DDR266 (2-2-2)
DDR266A (2-3-3)
DDR266B (2.5-3-3)
DDR200 (2-2-2)
* X means speed grade
Rev. 0.1 / Sep. 2003
3
HY5DU28422E(L)T
HY5DU28822E(L)T
HY5DU281622E(L)T
PIN CONFIGURATION(TSOP)
x4
VDD
NC
VDDQ
NC
DQ0
VSSQ
NC
NC
VDDQ
NC
DQ1
VSSQ
NC
NC
VDDQ
NC
NC
VDD
NC
NC
/WE
/CAS
/RAS
/CS
NC
BA0
BA1
A10/AP
A0
A1
A2
A3
VDD
x8
VDD
DQ0
VDDQ
NC
DQ1
VSSQ
NC
DQ2
VDDQ
NC
DQ3
VSSQ
NC
NC
VDDQ
NC
NC
VDD
NC
NC
/WE
/CAS
/RAS
/CS
NC
BA0
BA1
A10/AP
A0
A1
A2
A3
VDD
x16
VDD
DQ0
VDDQ
DQ1
DQ2
VSSQ
DQ3
DQ4
VDDQ
DQ5
DQ6
VSSQ
DQ7
NC
VDDQ
LDQS
NC
VDD
NC
LDM
/WE
/CAS
/RAS
/CS
NC
BA0
BA1
A10/AP
A0
A1
A2
A3
VDD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
x16
VSS
DQ15
VSSQ
DQ14
DQ13
VDDQ
DQ12
DQ11
VSSQ
DQ10
DQ9
VDDQ
DQ8
NC
VSSQ
UDQS
NC
VREF
VSS
UDM
/CK
CK
CKE
NC
NC
A11
A9
A8
A7
A6
A5
A4
VSS
x8
VSS
DQ7
VSSQ
NC
DQ6
VDDQ
NC
DQ5
VSSQ
NC
DQ4
VDDQ
NC
NC
VSSQ
DQS
NC
VREF
VSS
DM
/CK
CK
CKE
NC
NC
A11
A9
A8
A7
A6
A5
A4
VSS
x4
VSS
NC
VSSQ
NC
DQ3
VDDQ
NC
NC
VSSQ
NC
DQ2
VDDQ
NC
NC
VSSQ
DQS
NC
VREF
VSS
DM
/CK
CK
CKE
NC
NC
A11
A9
A8
A7
A6
A5
A4
VSS
400mil X 875mil
66pin TSOP -II
0.65mm pin pitch
ROW AND COLUMN ADDRESS TABLE
ITEMS
Organization
Row Address
Column Address
Bank Address
Auto Precharge Flag
Refresh
32Mx4
8M x 4 x 4banks
A0 - A11
A0-A9, A11
BA0, BA1
A10
4K
16Mx8
4M x 8 x 4banks
A0 - A11
A0-A9
BA0, BA1
A10
4K
8Mx16
2M x 16 x 4banks
A0 - A11
A0-A8
BA0, BA1
A10
4K
Rev. 0.1 / Sep. 2003
4
HY5DU28422E(L)T
HY5DU28822E(L)T
HY5DU281622E(L)T
PIN DESCRIPTION
PIN
CK, /CK
TYPE
Input
DESCRIPTION
Clock: CK and /CK are differential clock inputs. All address and control input signals are
sampled on the crossing of the positive edge of CK and negative edge of /CK. Output
(read) data is referenced to the crossings of CK and /CK (both directions of crossing).
Clock Enable: CKE HIGH activates, and CKE LOW deactivates internal clock signals, and
device input buffers and output drivers. Taking CKE LOW provides PRECHARGE POWER
DOWN and SELF REFRESH operation (all banks idle), or ACTIVE POWER DOWN (row
ACTIVE in any bank). CKE is synchronous for POWER DOWN entry and exit, and for SELF
REFRESH entry. CKE is asynchronous for SELF REFRESH exit, and for output disable. CKE
must be maintained high throughout READ and WRITE accesses. Input buffers, excluding
CK, /CK and CKE are disabled during POWER DOWN. Input buffers, excluding CKE are
disabled during SELF REFRESH. CKE is an SSTL_2 input, but will detect an LVCMOS LOW
level after Vdd is applied.
Chip Select : Enables or disables all inputs except CK, /CK, CKE, DQS and DM. All com-
mands are masked when CS is registered high. CS provides for external bank selection on
systems with multiple banks. CS is considered part of the command code.
Bank Address Inputs: BA0 and BA1 define to which bank an ACTIVE, Read, Write or PRE-
CHARGE command is being applied.
Address Inputs: Provide the row address for ACTIVE commands, and the column address
and AUTO PRECHARGE bit for READ/WRITE commands, to select one location out of the
memory array in the respective bank. A10 is sampled during a precharge command to
determine whether the PRECHARGE applies to one bank (A10 LOW) or all banks (A10
HIGH). If only one bank is to be precharged, the bank is selected by BA0, BA1. The
address inputs also provide the op code during a MODE REGISTER SET command. BA0
and BA1 define which mode register is loaded during the MODE REGISTER SET command
(MRS or EMRS).
Command Inputs: /RAS, /CAS and /WE (along with /CS) define the command being
entered.
Input Data Mask: DM is an input mask signal for write data. Input data is masked when
DM is sampled HIGH along with that input data during a WRITE access. DM is sampled
on both edges of DQS. Although DM pins are input only, the DM loading matches the DQ
and DQS loading. For the x16, LDM corresponds to the data on DQ0-Q7; UDM corre-
sponds to the data on DQ8-Q15.
Data Strobe: Output with read data, input with write data. Edge aligned with read data,
centered in write data. Used to capture write data. For the x16, LDQS corresponds to the
data on DQ0-Q7; UDQS corresponds to the data on DQ8-Q15.
Data input / output pin : Data bus
Power supply for internal circuits and input buffers.
Power supply for output buffers for noise immunity.
Reference voltage for inputs for SSTL interface.
No connection.
CKE
Input
/CS
Input
BA0, BA1
Input
A0 ~ A11
Input
/RAS, /CAS, /WE
Input
DM
(LDM, UDM)
Input
DQS
(LDQS, UDQS)
DQ
V
DD
/V
SS
V
DDQ
/V
SSQ
V
REF
NC
I/O
I/O
Supply
Supply
Supply
NC
Rev. 0.1 / Sep. 2003
5
查看更多>
参数对比
与HY5DU28422ELT-J相近的元器件有:HY5DU28422ELT-L、HY5DU28422ELT-M、HY5DU28422ELT-K、HY5DU28422ELT-H、HY5DU28822ELT-H、HY5DU28822ELT-J、HY5DU28822ELT-L。描述及对比如下:
型号 HY5DU28422ELT-J HY5DU28422ELT-L HY5DU28422ELT-M HY5DU28422ELT-K HY5DU28422ELT-H HY5DU28822ELT-H HY5DU28822ELT-J HY5DU28822ELT-L
描述 DDR DRAM, 32MX4, 0.7ns, CMOS, PDSO66 DDR DRAM, 32MX4, 0.8ns, CMOS, PDSO66 DDR DRAM, 32MX4, 0.75ns, CMOS, PDSO66 DDR DRAM, 32MX4, 0.75ns, CMOS, PDSO66 DDR DRAM, 32MX4, 0.75ns, CMOS, PDSO66 DDR DRAM, 16MX8, 0.75ns, CMOS, PDSO66 DDR DRAM, 16MX8, 0.7ns, CMOS, PDSO66 DDR DRAM, 16MX8, 0.8ns, CMOS, PDSO66
包装说明 TSSOP, TSSOP66,.46 TSSOP, TSSOP66,.46 TSSOP, TSSOP66,.46 TSSOP, TSSOP66,.46 TSSOP, TSSOP66,.46 TSSOP, TSSOP66,.46 TSSOP, TSSOP66,.46 TSSOP, TSSOP66,.46
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant compliant
最长访问时间 0.7 ns 0.8 ns 0.75 ns 0.75 ns 0.75 ns 0.75 ns 0.7 ns 0.8 ns
最大时钟频率 (fCLK) 166 MHz 125 MHz 133 MHz 133 MHz 133 MHz 133 MHz 166 MHz 125 MHz
I/O 类型 COMMON COMMON COMMON COMMON COMMON COMMON COMMON COMMON
交错的突发长度 2,4,8 2,4,8 2,4,8 2,4,8 2,4,8 2,4,8 2,4,8 2,4,8
JESD-30 代码 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66
内存密度 134217728 bit 134217728 bit 134217728 bit 134217728 bit 134217728 bit 134217728 bit 134217728 bit 134217728 bit
内存集成电路类型 DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM
内存宽度 4 4 4 4 4 8 8 8
端子数量 66 66 66 66 66 66 66 66
字数 33554432 words 33554432 words 33554432 words 33554432 words 33554432 words 16777216 words 16777216 words 16777216 words
字数代码 32000000 32000000 32000000 32000000 32000000 16000000 16000000 16000000
最高工作温度 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
组织 32MX4 32MX4 32MX4 32MX4 32MX4 16MX8 16MX8 16MX8
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP
封装等效代码 TSSOP66,.46 TSSOP66,.46 TSSOP66,.46 TSSOP66,.46 TSSOP66,.46 TSSOP66,.46 TSSOP66,.46 TSSOP66,.46
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
电源 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
刷新周期 4096 4096 4096 4096 4096 4096 4096 4096
连续突发长度 2,4,8 2,4,8 2,4,8 2,4,8 2,4,8 2,4,8 2,4,8 2,4,8
最大待机电流 0.015 A 0.015 A 0.015 A 0.015 A 0.015 A 0.015 A 0.02 A 0.015 A
最大压摆率 0.25 mA 0.2 mA 0.23 mA 0.23 mA 0.23 mA 0.23 mA 0.25 mA 0.2 mA
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.635 mm 0.635 mm 0.635 mm 0.635 mm 0.635 mm 0.635 mm 0.635 mm 0.635 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL DUAL DUAL
厂商名称 SK Hynix(海力士) SK Hynix(海力士) SK Hynix(海力士) SK Hynix(海力士) SK Hynix(海力士) - - -
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消