HY62UF16806A Series
512Kx16bit full CMOS SRAM
Document Title
512K x16 bit 3.0V Super Low Power Full CMOS slow SRAM
Revision History
Revision No
00
01
History
Initial Draft
Change Logo
- Hyundai
à
Hynix
Change DC Parameter
- Isb1(LL) : 40uA
à
- Isb1(Typ) : 8uA
à
- Icc
: 5mA
à
- Icc1(1us) : 8mA
à
- Icc1(Min) : 50mA
à
Change Data Retention
- IccDR(LL) : 25uA
à
Change AC Parameter
- tOE
: 35ns
à
: 40ns
à
- tCW
: 50ns
à
- tAW
: 50ns
à
- tBW
: 50ns
à
- tWP
: 45ns
à
- tCHZ
: 30ns
à
- tOHZ
: 30ns
à
- tBHZ
: 30ns
à
25uA
1uA
4mA
4mA
40mA
15uA
25ns@55ns
35ns@70ns
45ns@55ns
45ns@55ns
45ns@55ns
45ns@55ns
20ns@55ns , 30ns
à
25ns@70ns
20ns@55ns , 30ns
à
25ns@70ns
20ns@55ns , 30ns
à
25ns@70ns
Draft Date
Feb.21.2001
Apr.28.2001
Remark
Preliminary
02
Jan.28.2002
This document is a general product description and is subject to change without notice. Hynix Semiconductor Inc does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev.02 /Jan. 2002
Hynix Semiconductor
HY62UF16806A
DESCRIPTION
The HY62UF16806A is a high speed, super low
power and 8Mbit full CMOS SRAM organized as
524,288 words by 16bits. The HY62UF16806A
uses high performance full CMOS process
technology and is designed for high speed and
low power circuit technology. It is particularly well-
suited for the high density low power system
application. This device has a data retention
mode that guarantees data to remain valid at a
minimum power supply voltage of 1.2V.
Product
Voltage
Speed
No.
(V)
(ns)
HY62UF16806A-C
2.7~3.3 55/70/85
HY62UF16806A-I
2.7~3.3 55/70/85
Note 1. C : Commercial, I : Industrial
2. Current value is max.
FEATURES
•
Fully static operation and Tri-state output
•
TTL compatible inputs and outputs
•
Battery backup(LL/SL-part)
- 1.2V(min) data retention
•
Standard pin configuration
- 48-uBGA
Operation
Current/Icc(mA)
4
4
Standby Current(uA)
LL
SL
25
8
25
8
Temperature
(°C)
0~70
-40~85
PIN CONNECTION
( Top View )
BLOCK DIAGRAM
1
2
/OE
/UB
3
A0
A3
4
A1
A4
A6
A7
A16
A15
A13
A10
5
A2
/CS1
IO2
IO4
IO5
IO6
6
CS2
COLUMN
DECODER
ROW
DECODER
SENSE AMP
I/O1
A
B
C
D
E
F
G
H
/LB
IO9
IO1
ADD INPUT
BUFFER
PRE DECODER
I/O8
DATA I/O
BUFFER
IO10 IO11 A5
Vss
Vcc
IO12 A17
IO13 Vss
IO3
Vcc
Vss
IO7
A18
MEMORY ARRAY
512K x 16
WRITE DRIVER
I/O9
BLOCK
DECODER
IO15 IO14 A14
IO16 NC
A18
A8
A12
A9
I/O16
/WE IO8
A11
NC
/CS1
CS2
/OE
/LB
/UB
/WE
PIN DESCRIPTION
Pin Name
/CS1, CS2
/WE
/OE
/LB
/UB
Pin Function
Chip Select
Write Enable
Output Enable
Lower Byte Control(I/O1~I/O8)
Upper Byte Control(I/O9~I/O16)
Pin Name
I/O1~I/O16
A0~A18
Vcc
Vss
NC
Pin Function
Data Inputs / Outputs
Address Inputs
Power(2.7V~3.3V)
Ground
No Connection
Rev.02/Jan. 2002
2
HY62UF16806A
ORDERING INFORMATION
Part No.
Speed
HY62UF16806A-DMC
55/70/85
HY62UF16806A-SMC
55/70/85
HY62UF16806A-DMI
55/70/85
HY62UF16806A-SMI
55/70/85
Note 1. C : Commercial, I : Industrial
Power
LL-part
SL-part
LL-part
SL-part
Package
uBGA
uBGA
uBGA
uBGA
Temp.
C
C
I
I
ABSOLUTE MAXIMUM RATINGS (1)
Symbol
V
IN,
V
OUT
Vcc
T
A
T
STG
P
D
T
SOLDER
Parameter
Input/Output Voltage
Power Supply
Operating Temperature
Storage Temperature
Power Dissipation
Ball Soldering Temperature & Time
Rating
-0.3 to Vcc+0.3V
-0.3 to 3.6
0 to 70
-40 to 85
-55 to 150
1.0
260
•
10
Unit
V
V
°C
°C
°C
W
°C •
sec
Remark
HY62UF16806A-C
HY62UF16806A-I
Note
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent
damage to the device. This is stress rating only and the functional operation of the device under these or
any other conditions above those indicated in the operation of this specification is not implied.
Exposure to the absolute maximum rating conditions for extended period may affect reliability.
TRUTH TABLE
/CS1
H
X
X
L
L
L
CS2
X
L
X
H
H
H
/WE
X
X
X
H
H
H
/OE
X
X
X
H
H
L
/LB
X
X
H
L
X
L
H
L
L
H
L
/UB
X
X
H
X
L
H
L
L
H
L
L
Mode
Deselected
Output Disabled
Read
L
H
L
X
Write
I/O Pin
I/O1~I/O8
I/O9~I/O16
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
D
OUT
Hi-Z
Hi-Z
D
OUT
D
OUT
D
OUT
D
IN
Hi-Z
Hi-Z
D
IN
D
IN
D
IN
Power
Standby
Active
Active
Active
Note:
1. H=V
IH
, L=V
IL
, X=don't care(V
IH or
V
IL)
2. /UB, /LB(Upper, Lower Byte enable)
These active LOW inputs allow individual bytes to be written or read.
When /LB is LOW, data is written or read to the lower byte, I/O1 -I/O8.
When /UB is LOW, data is written or read to the upper byte, I/O9 -I/O16.
Rev.02/Jan. 2002
2
HY62UF16806A
RECOMMENDED DC OPERATING CONDITION
Symbol
Vcc
Vss
V
IH
V
IL
Parameter
Supply Voltage
Ground
Input High Voltage
Input Low Voltage
Min.
2.7
0
2.2
-0.3
(1)
Typ.
3.0
0
-
-
Max.
3.3
0
Vcc+0.3
0.6
Unit
V
V
V
V
Note : 1. VIL = -1.5V for pulse width less than 30ns
DC ELECTRICAL CHARACTERISTICS
Vcc = 2.7V~3.3V, T
A
= 0°C to 70°C/ -40°C to 85°C
Sym
Parameter
Test Condition
I
LI
Input Leakage Current
Vss < V
IN
< Vcc
Vss < V
OUT
< Vcc,
/CS1 = V
IH
or CS2=V
IL
or
I
LO
Output Leakage Current
/
OE
=
V
IH
or /WE = V
IL
or
/
UB
=
V
IH ,
/LB = V
IH
/CS1 = V
IL
, CS2=V
IH
,
Icc
Operating Power Supply Current
V
IN
= V
IH
or V
IL,
I
I/O =
0mA
/CS1 = V
IL,
CS2 = V
IH
,
V
IN
= V
IH
or V
IL,
Cycle Time = Min,
100% Duty, I
I/O =
0mA
I
CC1
Average Operating Current
/CS1 < 0.2V
,
CS2 > Vcc-0.2V,
V
IN
< 0.2V or V
IN
> Vcc-0.2V
,
Cycle Time = 1us,
100% Duty, I
I/O =
0mA
/CS1 = V
IH
or CS2 = V
IL
or
I
SB
Standby Current
(TTL Input)
/UB, /LB = V
IH
V
IN
= V
IH
or V
IL
/CS1 > Vcc - 0.2V or
SL
CS2 < Vss + 0.2V or
I
SB1
Standby Current
(CMOS Input)
/UB, /LB > Vcc - 0.2V
LL
V
IN
> Vcc - 0.2V or
V
IN
< Vss + 0.2V
V
OL
Output Low
I
OL
= 2.1mA
V
OH
Output High
I
OH =
-1.0mA
Note : Typical values are at Vcc = 3.0V, T
A
= 25°C
Min
-1
-1
Typ
1.
-
-
Max
1
1
Unit
uA
uA
4
40
mA
mA
4
mA
0.5
mA
-
1
-
2.4
-
-
8
25
0.4
-
uA
uA
V
V
CAPACITANCE
(Temp = 25°C, f = 1.0MHz)
Symbol
Parameter
C
IN
Input Capacitance (Add, /CS1,CS2,/LB,/UB, /WE, /OE)
C
OUT
Output Capacitance (I/O)
Note : These parameters are sampled and not 100% tested
Condition
V
IN
= 0V
V
I/O
= 0V
Max.
8
10
Unit
pF
pF
Rev.02/Jan. 2002
3
HY62UF16806A
AC CHARACTERISTICS
Vcc = 2.7V~3.3V, T
A
= 0°C to 70°C/ -40°C to 85°C unless otherwise specified
-55
-70
#
Symbol
Parameter
Max.
Min.
Max. Min.
READ CYCLE
1
tRC
Read Cycle Time
55
-
70
-
2
tAA
Address Access Time
-
55
-
70
3
tACS
Chip Select Access Time
-
55
-
70
4
tOE
Output Enable to Output Valid
-
25
-
35
5
tBA
/LB, /UB Access Time
-
55
-
70
6
tCLZ
Chip Select to Output in Low Z
10
-
10
-
7
tOLZ
Output Enable to Output in Low Z
5
-
5
-
8
tBLZ
/LB, /UB Enable to Output in Low Z
10
-
10
-
9
tCHZ
Chip Deselection to Output in High Z
0
20
0
25
10 tOHZ
Out Disable to Output in High Z
0
20
0
25
11 tBHZ
/LB, /UB Disable to Output in High Z
0
20
0
25
12 tOH
Output Hold from Address Change
10
-
10
-
WRITE CYCLE
13 tWC
Write Cycle Time
55
-
70
-
14 tCW
Chip Selection to End of Write
45
-
60
-
15 tAW
Address Valid to End of Write
45
-
60
-
16 tBW
/LB, /UB Valid to End of Write
45
-
60
-
17 tAS
Address Set-up Time
0
-
0
-
18 tWP
Write Pulse Width
40
-
50
-
19 tWR
Write Recovery Time
0
-
0
-
20 tWHZ
Write to Output in High Z
0
20
0
25
21 tDW
Data to Write Time Overlap
25
-
30
-
22 tDH
Data Hold from Write Time
0
-
0
-
23 tOW
Output Active from End of Write
5
-
5
-
-85
Min
Max.
85
-
-
-
-
10
5
10
0
0
0
10
85
70
70
70
0
55
0
0
35
0
5
-
85
85
45
85
-
-
-
30
30
30
-
-
-
-
-
-
-
-
30
-
-
-
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
AC TEST CONDITIONS
T
A
= 0°C to 70°C / -40°C to 85°C, unless otherwise specified
PARAMETER
Input Pulse Level
Input Rise and Fall Time
Input and Output Timing Reference Level
tCLZ,tOLZ,tBLZ,tCHZ,tOHZ,tBHZ,tWHZ,tOW
Output Load
Other
Value
0.4V to 2.2V
5ns
1.5V
CL = 5pF + 1TTL Load
CL = 30pF + 1TTL Load
AC TEST LOADS
V
TM
= 2.8V
1029 Ohm
D
OUT
CL(1)
1728 Ohm
Note
1. Including jig and scope capacitance
Rev.02/Jan. 2002
4