首页 > 器件类别 > 存储 > 存储

HYB18T2G402C2F-25F

DDR DRAM, 512MX4, 0.6ns, CMOS, PBGA63, GREEN, PLASTIC, TFBGA-63

器件类别:存储    存储   

厂商名称:QIMONDA

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
QIMONDA
零件包装代码
BGA
包装说明
LFBGA, BGA63,9X11,32
针数
63
Reach Compliance Code
unknown
ECCN代码
EAR99
访问模式
MULTI BANK PAGE BURST
最长访问时间
0.6 ns
其他特性
AUTO/SELF REFRESH
最大时钟频率 (fCLK)
400 MHz
I/O 类型
COMMON
交错的突发长度
4,8
JESD-30 代码
R-PBGA-B63
长度
12.5 mm
内存密度
2147483648 bit
内存集成电路类型
DDR DRAM
内存宽度
4
功能数量
1
端口数量
1
端子数量
63
字数
536870912 words
字数代码
512000000
工作模式
SYNCHRONOUS
最高工作温度
85 °C
最低工作温度
组织
512MX4
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
LFBGA
封装等效代码
BGA63,9X11,32
封装形状
RECTANGULAR
封装形式
GRID ARRAY, LOW PROFILE, FINE PITCH
电源
1.8 V
认证状态
Not Qualified
刷新周期
8192
座面最大高度
1.3 mm
自我刷新
YES
连续突发长度
4,8
最大待机电流
0.026 A
最大压摆率
0.31 mA
最大供电电压 (Vsup)
1.9 V
最小供电电压 (Vsup)
1.7 V
标称供电电压 (Vsup)
1.8 V
表面贴装
YES
技术
CMOS
温度等级
OTHER
端子形式
BALL
端子节距
0.8 mm
端子位置
BOTTOM
宽度
8.5 mm
文档预览
July 2008
H Y B 18 T 2G 402C 2 F
H Y B 18 T 2G 802C 2 F
2 - G b i t D u a l D i e D o u b l e - D a t a - R a t e - T w o SD R A M
DDR2 SDRAM
EU RoHS Compliant Products
Internet Data Sheet
Rev. 1.00
Internet Data Sheet
HYB18T2G[40/80]2C2F
2-Gbit Dual Die Double-Data-Rate-Two SDRAM
Revision History: Rev. 1.00, 2008-07
All
All
10
Adapted internet edition
Created the final revision
Changed some balls’ names from NC to NF ( Not Functional) for x4 configuration in chapter 2.1
Previous Revision: Rev. 0.60, 2008-06
We Listen to Your Comments
Any information within this document that you feel is wrong, unclear or missing at all?
Your feedback will help us to continuously improve the quality of this document.
Please send your proposal (including a reference to this document) to:
techdoc@qimonda.com
qag_techdoc_A4, 4.20, 2008-01-25
02062008-A5SJ-5J7L
2
Internet Data Sheet
HYB18T2G[40/80]2C2F
2-Gbit Dual Die Double-Data-Rate-Two SDRAM
1
Overview
This chapter gives an overview of the 2-Gbit Double-Data-Rate-Two SDRAM product family and describes its main
characteristics.
1.1
Features
The 2-Gbit Double-Data-Rate-Two SDRAM offers the following key features:
• Off-Chip-Driver impedance adjustment (OCD) and
• 1.8 V
±
0.1 V Power Supply
1.8 V
±
0.1 V (SSTL_18) compatible I/O
On-Die-Termination (ODT) for better signal quality
• DRAM organizations with 4,8 data in/outputs
• Auto-Precharge operation for read and write bursts
• Double Data Rate architecture:
• Auto-Refresh, Self-Refresh and power saving Power-
– two data transfers per clock cycle
Down modes
– eight internal banks for concurrent operation
• Operating temperature range 0 °C to 95 °C
• Programmable CAS Latency: 3, 4, 5, 6 and 7
• Average Refresh Period 7.8
μs
at a
T
CASE
lower
• Programmable Burst Length: 4 and 8
than 85 °C, 3.9
μs
between 85 °C and 95 °C
• Differential clock inputs (CK and CK)
• Programmable self refresh rate via EMRS2 setting
• Bi-directional, differential data strobes (DQS and DQS) are
• Programmable partial array refresh via EMRS2 settings
transmitted / received with data. Edge aligned with read
• DCC enabling via EMRS2 setting
• Full and reduced Strength Data-Output Drivers
data and center-aligned with write data.
• DLL aligns DQ and DQS transitions with clock
• 1KB page size for ×4 and ×8
• Packages: PG-FBGA-63
• DQS can be disabled for single-ended data strobe
operation
• RoHS Compliant Products
1)
• All Speed grades faster than DDR2–400 comply with
• Commands entered on each positive clock edge, data and
DDR2–400 timing specifications when run at a clock rate
data mask are referenced to both edges of DQS
• Data masks (DM) for write data
of 200 MHz.
• Posted CAS by programmable additive latency for better
command and data bus efficiency
1) RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined
in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury,
lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers.
For more information please visit
www.qimonda.com/green_products.
Rev. 1.00, 2008-07
02062008-A5SJ-5J7L
3
Internet Data Sheet
HYB18T2G[40/80]2C2F
2-Gbit Dual Die Double-Data-Rate-Two SDRAM
TABLE 1
Performance Table
QAG Speed Code
DRAM Speed Grade
CAS-RCD-RP latencies
Max. Clock Frequency
CL3
CL4
CL5
CL6
Min. RAS-CAS-Delay
Min. Row Precharge Time
Min. Row Active Time
Min. Row Cycle Time
DDR2
–25F
–800D
5–5–5
–2.5
–800E
6–6–6
200
266
333
400
15
15
40
55
–3S
–667D
5–5–5
200
266
333
15
15
40
55
–3.7
–533C
4–4–4
200
266
266
15
15
40
55
Unit
Note
t
CK
MHz
MHz
MHz
MHz
ns
ns
ns
ns
1)2)
Precharge-All (8 banks) command
15
17.5
18
18.75
ns
period
1) This
t
PREA
value is the minimum value at which this chip will be functional.
2) Precharge-All command for an 8 bank device will equal to
t
RP
+ 1 ×
t
CK
or
t
nRP
+ 1 × nCK, depending on the speed bin,
where
t
nRP
= RU{
t
RP
/
t
CK(avg)
} and
t
RP
is the value for a single bank precharge.
f
CK3
f
CK4
f
CK5
f
CK6
t
RCD
t
RP
t
RAS
t
RC
t
PREA
200
266
400
12.5
12.5
40
52.5
1.2
Description
CK falling). All I/Os are synchronized with a single ended
DQS or differential DQS-DQS pair in a source synchronous
fashion.
A 17 bit address bus for ×4 and ×8 organised components is
used to convey row, column and bank address information in
a RAS-CAS multiplexing style.
Since dual-die components share the same DQ bus, each of
the two 1-Gbit dies can be individually selected by its own CS,
CKE and ODT signal. All other signals are common for both
dies.
The DDR2 device operates with a 1.8 V
±
0.1 V power
supply. An Auto-Refresh and Self-Refresh mode is provided
along with various power-saving power-down modes.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode of
operation.
The DDR2 SDRAM is available in FBGA package.
The 2-Gbit DDR2 DRAM consists of two 1-Gbit Double Data-
Rate-Two dies in one package. Each 1-Gbit device is
organized as 32 Mbit
×4
I/O
×8
banks or 16 Mbit
×8
I/O
×8
banks chip.
These synchronous devices achieve high speed transfer
rates starting at 400 Mb/sec/pin for general applications. See
Table 1
for performance figures.
The device is designed to comply with all DDR2 DRAM key
features:
1. Posted CAS with additive latency.
2. Write latency = read latency - 1.
3. Normal and weak strength data-output driver.
4. Off-Chip Driver (OCD) impedance adjustment.
5. On-Die Termination (ODT) function.
All of the control and address inputs are synchronized with a
pair of externally supplied differential clocks. Inputs are
latched at the cross point of differential clocks (CK rising and
Rev. 1.00, 2008-07
02062008-A5SJ-5J7L
4
Internet Data Sheet
HYB18T2G[40/80]2C2F
2-Gbit Dual Die Double-Data-Rate-Two SDRAM
TABLE 2
Ordering Information for RoHS Compliant Products
Product Type
1)
Org. Speed
CAS-RCD-RP
Latencies
2)3)4)
Clock (MHz) Package
Note
5)
Standard Temperature Range (0 °C - 95 °C)
DDR2-800E( 6-6-6 )
HYB18T2G402C2F-2.5
HYB18T2G802C2F-2.5
DDR2-800D( 5-5-5 )
HYB18T2G402C2F-25F
HYB18T2G802C2F-25F
DDR2-667D( 5-5-5 )
HYB18T2G402C2F-3S
HYB18T2G802C2F-3S
DDR2-533C( 4-4-4 )
HYB18T2G402C2F-3.7
HYB18T2G802C2F-3.7
1)
2)
3)
4)
5)
×4
×8
×4
×8
×4
×8
×4
×8
DDR2-800E
DDR2-800E
DDR2-800D
DDR2-800D
DDR2-667D
DDR2-667D
DDR2-533C
DDR2-533C
6-6-6
6-6-6
5-5-5
5-5-5
5-5-5
5-5-5
4-4-4
4-4-4
400
400
400
400
333
333
266
266
PG-FBGA-63
PG-FBGA-63
PG-FBGA-63
PG-FBGA-63
PG-FBGA-63
PG-FBGA-63
PG-FBGA-63
PG-FBGA-63
For detailed information regarding product type of Qimonda please see chapter "Product Nomenclature" of this data sheet.
CAS: Column Address Strobe
RCD: Row Column Delay
RP: Row Precharge
RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined
in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury,
lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers. For more information please visit
www.qimonda.com/green_products.
Rev. 1.00, 2008-07
02062008-A5SJ-5J7L
5
查看更多>
参数对比
与HYB18T2G402C2F-25F相近的元器件有:HYB18T2G402C2F-3.7、HYB18T2G402C2F-3S、HYB18T2G802C2F-3.7、HYB18T2G402C2F-2.5、HYB18T2G802C2F-3S、HYB18T2G802C2F-25F、HYB18T2G802C2F-2.5。描述及对比如下:
型号 HYB18T2G402C2F-25F HYB18T2G402C2F-3.7 HYB18T2G402C2F-3S HYB18T2G802C2F-3.7 HYB18T2G402C2F-2.5 HYB18T2G802C2F-3S HYB18T2G802C2F-25F HYB18T2G802C2F-2.5
描述 DDR DRAM, 512MX4, 0.6ns, CMOS, PBGA63, GREEN, PLASTIC, TFBGA-63 DDR DRAM, 512MX4, 0.7ns, CMOS, PBGA63, GREEN, PLASTIC, TFBGA-63 DDR DRAM, 512MX4, 0.65ns, CMOS, PBGA63, GREEN, PLASTIC, TFBGA-63 DDR DRAM, 256MX8, 0.7ns, CMOS, PBGA63, GREEN, PLASTIC, TFBGA-63 DDR DRAM, 512MX4, 0.6ns, CMOS, PBGA63, GREEN, PLASTIC, TFBGA-63 DDR DRAM, 256MX8, 0.65ns, CMOS, PBGA63, GREEN, PLASTIC, TFBGA-63 DDR DRAM, 256MX8, 0.6ns, CMOS, PBGA63, GREEN, PLASTIC, TFBGA-63 DDR DRAM, 256MX8, 0.6ns, CMOS, PBGA63, GREEN, PLASTIC, TFBGA-63
是否Rohs认证 符合 符合 符合 符合 符合 符合 符合 符合
零件包装代码 BGA BGA BGA BGA BGA BGA BGA BGA
包装说明 LFBGA, BGA63,9X11,32 LFBGA, BGA63,9X11,32 LFBGA, BGA63,9X11,32 LFBGA, BGA63,9X11,32 LFBGA, BGA63,9X11,32 LFBGA, BGA63,9X11,32 LFBGA, BGA63,9X11,32 LFBGA, BGA63,9X11,32
针数 63 63 63 63 63 63 63 63
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
访问模式 MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST
最长访问时间 0.6 ns 0.7 ns 0.65 ns 0.7 ns 0.6 ns 0.65 ns 0.6 ns 0.6 ns
其他特性 AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
最大时钟频率 (fCLK) 400 MHz 266 MHz 333 MHz 266 MHz 400 MHz 333 MHz 400 MHz 400 MHz
I/O 类型 COMMON COMMON COMMON COMMON COMMON COMMON COMMON COMMON
交错的突发长度 4,8 4,8 4,8 4,8 4,8 4,8 4,8 4,8
JESD-30 代码 R-PBGA-B63 R-PBGA-B63 R-PBGA-B63 R-PBGA-B63 R-PBGA-B63 R-PBGA-B63 R-PBGA-B63 R-PBGA-B63
长度 12.5 mm 12.5 mm 12.5 mm 12.5 mm 12.5 mm 12.5 mm 12.5 mm 12.5 mm
内存密度 2147483648 bit 2147483648 bit 2147483648 bit 2147483648 bit 2147483648 bit 2147483648 bit 2147483648 bit 2147483648 bit
内存集成电路类型 DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM
内存宽度 4 4 4 8 4 8 8 8
功能数量 1 1 1 1 1 1 1 1
端口数量 1 1 1 1 1 1 1 1
端子数量 63 63 63 63 63 63 63 63
字数 536870912 words 536870912 words 536870912 words 268435456 words 536870912 words 268435456 words 268435456 words 268435456 words
字数代码 512000000 512000000 512000000 256000000 512000000 256000000 256000000 256000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C
组织 512MX4 512MX4 512MX4 256MX8 512MX4 256MX8 256MX8 256MX8
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFBGA LFBGA LFBGA LFBGA LFBGA LFBGA LFBGA LFBGA
封装等效代码 BGA63,9X11,32 BGA63,9X11,32 BGA63,9X11,32 BGA63,9X11,32 BGA63,9X11,32 BGA63,9X11,32 BGA63,9X11,32 BGA63,9X11,32
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH
电源 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
刷新周期 8192 8192 8192 8192 8192 8192 8192 8192
座面最大高度 1.3 mm 1.3 mm 1.3 mm 1.3 mm 1.3 mm 1.3 mm 1.3 mm 1.3 mm
自我刷新 YES YES YES YES YES YES YES YES
连续突发长度 4,8 4,8 4,8 4,8 4,8 4,8 4,8 4,8
最大待机电流 0.026 A 0.026 A 0.026 A 0.026 A 0.026 A 0.026 A 0.026 A 0.026 A
最大压摆率 0.31 mA 0.278 mA 0.294 mA 0.278 mA 0.31 mA 0.294 mA 0.31 mA 0.31 mA
最大供电电压 (Vsup) 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V
最小供电电压 (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
标称供电电压 (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
表面贴装 YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 OTHER OTHER OTHER OTHER OTHER OTHER OTHER OTHER
端子形式 BALL BALL BALL BALL BALL BALL BALL BALL
端子节距 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
宽度 8.5 mm 8.5 mm 8.5 mm 8.5 mm 8.5 mm 8.5 mm 8.5 mm 8.5 mm
厂商名称 QIMONDA - QIMONDA QIMONDA QIMONDA QIMONDA QIMONDA QIMONDA
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消