首页 > 器件类别 > 存储 > 存储

HYMT125U64ZNF8-S6

Synchronous DRAM Module, 256MX64, CMOS, LEAD FREE, DIMM-240

器件类别:存储    存储   

厂商名称:SK Hynix(海力士)

厂商官网:http://www.hynix.com/eng/

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
SK Hynix(海力士)
零件包装代码
DIMM
包装说明
DIMM,
针数
240
Reach Compliance Code
unknown
ECCN代码
EAR99
Is Samacsys
N
访问模式
DUAL BANK PAGE BURST
其他特性
AUTO/SELF REFRESH
JESD-30 代码
R-XDMA-N240
内存密度
17179869184 bit
内存集成电路类型
SYNCHRONOUS DRAM MODULE
内存宽度
64
功能数量
1
端口数量
1
端子数量
240
字数
268435456 words
字数代码
256000000
工作模式
SYNCHRONOUS
最高工作温度
85 °C
最低工作温度
组织
256MX64
封装主体材料
UNSPECIFIED
封装代码
DIMM
封装形状
RECTANGULAR
封装形式
MICROELECTRONIC ASSEMBLY
峰值回流温度(摄氏度)
260
认证状态
Not Qualified
自我刷新
YES
最大供电电压 (Vsup)
1.575 V
最小供电电压 (Vsup)
1.425 V
标称供电电压 (Vsup)
1.5 V
表面贴装
NO
技术
CMOS
温度等级
OTHER
端子形式
NO LEAD
端子位置
DUAL
处于峰值回流温度下的最长时间
20
Base Number Matches
1
文档预览
240pin DDR3 SDRAM Unbuffered DIMMs
Preliminary
DDR3 SDRAM Unbuffered DIMMs
Based on 1Gb Z ver.
HYMT164U64ZNF6
HYMT112U64ZNF8
HYMT112U72ZNF8
HYMT125U64ZNF8
HYMT125U72ZNF8
** Since DDR3 Specification has not been defined completely yet
in JEDEC, this document may contain items under discussion.
** Contents may be changed at any time without any notice.
** Part number may also be changed by the result of nomenclature
revision in progress.
Rev. 0.03 / Oct 2007
1
HYMT164U64ZNF6
HYMT112U64(72)ZNF8
HYMT125U64(72)ZNF8
Revision History
Revision No.
0.01
0.02
0.03
History
Initial draft for internal review
Editorial Changes
Added 512MB UDIMM
Draft Date
2007-2
2007-2
2007-10
Remark
Rev. 0.03 / Oct 2007
2
HYMT164U64ZNF6
HYMT112U64(72)ZNF8
HYMT125U64(72)ZNF8
Table of Contents
1. Description
1.1 Device Features and Ordering Information
1.1.1 Features
1.1.2 Ordering Information
1.2 Speed Grade & Key Parameters
1.3 Address Table
2. Pin Architecture
2.1 Pin Definition
2.2 Input/Output Functional Description
2.3 Pin Assignment
3. Functional Block Diagram
3.1 512MB, 64Mx64 Module(1Rank of x16)
3.2 1GB, 128Mx64 Module(1Rank of x8)
3.3 1GB, 128Mx72 ECC Module(1Rank of x8)
3.4 2GB, 256Mx64 Module(2Rank of x8)
3.5 2GB, 256Mx72 ECC Module(2Rank of x8)
4. Address Mirroring Feature
4.1 DRAM Pin Wiring for Mirroring
5. Absolute Maximum Ratings
5.1 Absolute Maximum DC Ratings
5.2 Operating Temperature Range
6. AC & DC Operating Conditions
6.1 Recommended DC Operating Conditions
6.2 DC & AC Logic Input Levels
6.2.1 For Single-ended Signals
6.2.2 For Differential Signals
6.2.3 Differential Input Cross Point
6.3 Slew Rate Definition
6.3.1 For Ended Input Signals
6.3.2 For Differential Input Signals
6.4 DC & AC Output Buffer Levels
6.4.1 Single Ended DC & AC Output Levels
6.4.2 Differential DC & AC Output Levels
6.4.3 Single Ended Output Slew Rate
6.4.4 Differential Ended Output Slew Rate
6.5 Overshoot/Undershoot Specification
6.6 Input/Output Capacitance & AC Parametrics
6.7 IDD Specifications & Measurement Condtiions
7. Electrical Characteristics and AC Timing
7.1 Refresh Parameters by Device Density
7.2 DDR3 Standard speed bins and AC para
8. DIMM Outline Diagram
8.1 512MB, 64Mx64 Module(1Rankx16)
8.2 1GB, 128Mx64 Module(1Rank of x8)
8.3 1GB, 128Mx72 ECC Module(1Rank of x8)
8.4 2GB, 256Mx64 Module(2Rank of x8)
8.5 2GB, 256Mx72 ECC Module(2Rank of x8)
Rev. 0.03 / Oct 2007
3
HYMT164U64ZNF6
HYMT112U64(72)ZNF8
HYMT125U64(72)ZNF8
1. Description
This Hynix unbuffered Dual In-Line Memory Module(DIMM) series consists of 1Gb Z version. DDR3 SDRAMs in Fine Ball
Grid Array(FBGA) packages on a 240 pin glass-epoxy substrate. This DDR3 Unbuffered DIMM series based on 1Gb Z
ver. provide a high performance 8 byte interface in 133.35mm width form factor of industry standard. It is suitble for
easy interchange and addition.
1.1 Device Features & Ordering Information
1.1.1 Features
• VDD=VDDQ=1.5V
• VDDSPD=3.3V to 3.6V
• Fully differential clock inputs (CK, /CK) operation
• Differential Data Strobe (DQS, /DQS)
• On chip DLL align DQ, DQS and /DQS transition with
CK transition
• DM masks write data-in at the both rising and falling
edges of the data strobe
• All addresses and control inputs except data, data
strobes and data masks latched on the rising edges of
the clock
• Programmable CAS latency 5, 6, 7, 8, 9, 10, and (11)
supported
• Programmable additive latency 0, CL-1, and CL-2 sup
ported
• Programmable CAS Write latency (CWL) = 5, 6, 7, 8
• Programmable burst length 4/8 with both nibble
sequential and interleave mode
• BL switch on the fly
• 8banks
• 8K refresh cycles /64ms
• DDR3 SDRAM Package : JEDEC standard 82ball
FBGA(x4/x8) , 100ball FBGA(x16) with support balls
• Driver strength selected by EMRS
• Dynamic On Die Termination supported
• Asynchronous RESET pin supported
• ZQ calibration supported
• TDQS (Termination Data Strobe) supported (x8 only)
• Write Levelization supported
• Auto Self Refresh supported
• On Die Thermal Sensor supported ( JEDEC optional )
• 8 bit pre-fetch
1.1.2 Ordering Information
# of
DRAMs
4
8
9
16
18
# of
ranks
1
1
1
2
2
Part Name
HYMT164U64ZNF6-S6/S5/G8/G7/H9/H8
HYMT112U64ZNF8-S6/S5/G8/G7/H9/H8
HYMT112U72ZNF8-S6/S5/G8/G7/H9/H8
HYMT125U64ZNF8-S6/S5/G8/G7/H9/H8
HYMT125U72ZNF8-S6/S5/G8/G7/H9/H8
Density
512MB
1GB
1GB
2GB
2GB
Organization
64Mx64
128Mx64
128Mx72
256Mx64
256Mx72
Materials
Lead free
Lead free
Lead free
Lead free
Lead free
ECC
None
None
ECC
None
ECC
Rev. 0.03 / Oct 2007
4
HYMT164U64ZNF6
HYMT112U64(72)ZNF8
HYMT125U64(72)ZNF8
1.2 Speed Grade & Key Parameters
MT/S
Grade
tCK(min)
CAS Latency
tRCD(min)
tRP(min)
tRAS(min)
tRC(min)
CL-tRCD-tRP
6
15
15
37.5
52.5
6-6-6
DDR3-800
-S6
2.5
5
12.5
12.5
37.5
50
5-5-5
8
15
15
37.5
52.5
8-8-8
-S5
DDR3-1066
-G8
1.875
7
13.125
13.125
37.5
50.625
7-7-7
9
13.5
13.5
36
49.5
9-9-9
-G7
DDR3-1333
-H9
1.5
8
12
12
36
48
8-8-8
10
12.5
12.5
35
47.25
10-10-10
-H8
DDR3-1600
Unit
-P1
1.25
9
11.25
11.25
35
46.25
9-9-9
-P9
ns
tCK
ns
ns
ns
ns
tCK
1.3 Address Table
512MB
Organization
Refresh Method
Row Address
Column Address
Bank Address
Page Size
# of Rank
# of Device
64M x 64
8K/64ms
A0-A12
A0-A9
BA0-BA2
2KB
1
4
1GB
128M x 64
8K/64ms
A0-A13
A0-A9
BA0-BA2
1KB
1
8
1GB
128M x 72
8K/64ms
A0-A13
A0-A9
BA0-BA2
1KB
1
9
2GB
256M x 64
8K/64ms
A0-A13
A0-A9
BA0-BA2
1KB
2
16
2GB
256M x 72
8K/64ms
A0-A13
A0-A9
BA0-BA2
1KB
2
18
Rev. 0.03 / Oct 2007
5
查看更多>
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消