首页 > 器件类别 > 微控制器和处理器 > 时钟发生器

ICS650R-01LFT

Processor Specific Clock Generator, 80MHz, CMOS, PDSO20, 0.150 INCH, LEAD FREE, SSOP-20

器件类别:微控制器和处理器    时钟发生器   

厂商名称:IDT (Integrated Device Technology)

器件标准:  

下载文档
ICS650R-01LFT 在线购买

供应商:

器件:ICS650R-01LFT

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
IDT (Integrated Device Technology)
零件包装代码
SSOP
包装说明
0.150 INCH, LEAD FREE, SSOP-20
针数
20
Reach Compliance Code
unknown
ECCN代码
EAR99
JESD-30 代码
R-PDSO-G20
JESD-609代码
e3
长度
8.65 mm
端子数量
20
最高工作温度
70 °C
最低工作温度
最大输出时钟频率
80 MHz
封装主体材料
PLASTIC/EPOXY
封装代码
SSOP
封装等效代码
SSOP20,.25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)
260
电源
3.3/5 V
主时钟/晶体标称频率
14.31818 MHz
认证状态
Not Qualified
座面最大高度
1.75 mm
最大供电电压
5.5 V
最小供电电压
3 V
标称供电电压
3.3 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
MATTE TIN
端子形式
GULL WING
端子节距
0.635 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
3.9 mm
uPs/uCs/外围集成电路类型
CLOCK GENERATOR, PROCESSOR SPECIFIC
Base Number Matches
1
文档预览
DATASHEET
SYSTEM PERIPHERAL CLOCK SOURCE
Description
The ICS650-01 is a low-cost, low-jitter, high-performance
clock synthesizer for system peripheral applications. Using
analog/digital Phase-Locked Loop (PLL) techniques, the
device accepts a parallel resonant 14.31818 MHz crystal
input to produce up to eight output clocks. The device
provides clocks for PCI, SCSI, Fast Ethernet, Ethernet,
USB, and AC97. The user can select one of three USB
frequencies and also one of two AC97 audio frequencies.
The OE pin puts all outputs into a high impedance state for
board level testing. All frequencies are generated with less
than one ppm error, meeting the demands of SCSI and
Ethernet clocking.
ICS650-01
Features
Packaged in 20-pin SSOP (QSOP)
Pb (lead) free package
Operating voltage of 3.3 V or 5 V
Less than one ppm synthesis error in all clocks
Inexpensive 14.31818 MHz crystal or clock input
Provides Ethernet and Fast Ethernet clocks
Provides SCSI clocks
Provides PCI clocks
Selectable AC97 audio clock
Selectable USB clock
OE pin tri-states the outputs for testing
Selectable frequencies on three clocks
Duty cycle of 40/60
Advanced, low-power CMOS process
Industrial temperature range available
Block Diagram
VDD
3
PSEL1:0
ASEL
USEL
14.31818 MHz
Crystal or Clock
X1/ICLK
2
4
Processor
Clocks
Audio Clock
USB Clock
20 MHz
Clock
Synthesis
Circuitry
Crystal
Oscillator
X2
2
GND
OE (all outputs)
14.31818 MHz
IDT™ / ICS™
SYSTEM PERIPHERAL CLOCK SOURCE
1
ICS650-01
REV H 051310
ICS650-01
SYSTEM PERIPHERAL CLOCK SOURCE
CLOCK SYNTHESIZER
Pin Assignment
USEL
X2
X1/ICLK
VDD
VDD
GND
UCLK
20M
ACLK
PCLK4
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
PSEL1
PSEL0
PCLK2
PCLK3
VDD
ASEL
GND
14.318M
PCLK1
OE
Processor Clock (MHz)
PSEL1
0
0
0
M
M
M
1
1
1
PSEL0
0
M
1
0
M
1
0
M
1
PCLK1
25
TEST
TEST
40
33.3334
20
20
20
PCLK2, 3
50
TEST
TEST
80
66.6667
40
33.3334
66.6667
PCLK4
18.75
TEST
TEST
20
25
25
25
25
Stops low all clocks except 20M
20 pin (150 mil) SSOP
Audio Clock (MHz)
USB Clock (MHz)
ASEL
USEL
0
M
1
UCLK
12
24
48
0
M
1
ACLK
49.152
24.576
12.288
0 = connect directly to ground
1 = connect directly to VDD
M = leave unconnected (floating)
Pin Descriptions
Pin
Number
1
2
3
4
5
6
7
8
9
10
Pin
Name
USEL
X2
X1/ICLK
VDD
VDD
GND
UCLK
20M
ACLK
PCLK4
Pin
Type
Input
XO
XI
Power
Power
Power
Output
Output
Output
Output
Pin Description
UCLK select pin. Determines frequency of USB clock per table above.
Crystal connection. Connect to parallel mode 14.31818 MHz crystal.
Leave open for clock.
Crystal connection. Connect to parallel mode 14.31818 MHz crystal or
clock.
Connect to VDD. Must be same value as other VDD. Decouple with pin 6.
Connect to VDD. Must be same value as other VDD.
Connect to ground.
USB clock output per table above.
Fixed 20 MHz output for Ethernet. Only clock that runs when
PSEL1=PSEL0=1.
AC97 audio clock output per table above.
PCLK output number 4 per table above.
IDT™ / ICS™
SYSTEM PERIPHERAL CLOCK SOURCE
2
ICS650-01
REV H 051310
ICS650-01
SYSTEM PERIPHERAL CLOCK SOURCE
CLOCK SYNTHESIZER
Pin
Number
11
12
13
14
15
16
17
18
19
20
Pin
Name
OE
PCLK1
14.318M
GND
ASEL
VDD
PCLK3
PCLK2
PSEL0
PSEL1
Pin
Type
Input
Output
Output
Power
Input
Power
Output
Output
Input
Input
Pin Description
Output enable. Tri-states all outputs when low.
PCLK output number 1 per table above.
14.31818 MHz Buffered reference clock output.
Connect to ground.
ACLK select pin. Determines frequency of Audio clock per table above.
Connect to VDD. Must be same value as other VDD. Decouple with pin 14.
PCLK output number 3 per table above.
PCLK output number 2 per table above.
Processor select pin #0. Determines frequencies on PCLKs 1-4 per table
above.
Processor select pin #1. Determines frequencies on PCLKs 1-4 per table
above.
External Components
The ICS650-01 requires a minimum number of external
components for proper operation.
as close to the clock output pin as possible. The nominal
impedance of the clock output is 20Ω
.
Decoupling Capacitor
Decoupling capacitors of 0.01µF must be connected
between each VDD and GND (pins 4 and 6, pins 16 and 14),
as close to the device as possible. For optimum device
performance, the decoupling capacitor should be mounted
on the component side of the PCB. Avoid the use of vias in
the decoupling circuit.
Crystal Information
The crystal used should be a fundamental mode (do not use
third overtone), parallel resonant, 300 ppm or better (to
meet Ethernet specs). Crystal capacitors should be
connected from pins X1 to ground and X2 to ground to
optimize the initial accuracy. The value of these capacitors
is given by the following equation:
Crystal caps (pF) = (C
L
- 12) x 2
In the equation, C
L
is the crystal load capacitance. So, for a
crystal with a 16 pF load capacitance, two 8 pF capacitors
should be used. If a clock input is used, drive it into X1 and
leave X2 unconnected.
Series Termination Resistor
When the PCB trace between the clock outputs and the
loads are over 1 inch, series termination should be used. To
series terminate a 50Ω trace (a commonly used trace
impedance) place a 33Ω resistor in series with the clock line,
IDT™ / ICS™
SYSTEM PERIPHERAL CLOCK SOURCE
3
ICS650-01
REV H 051310
ICS650-01
SYSTEM PERIPHERAL CLOCK SOURCE
CLOCK SYNTHESIZER
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the ICS650-01. These ratings, which are
standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these
or any other conditions above those indicated in the operational sections of the specifications is not implied.
Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical
parameters are guaranteed only over the recommended operating temperature range.
Item
Supply Voltage, VDD
All Inputs and Outputs
Ambient Operating Temperature
Storage Temperature
Junction Temperature
Soldering Temperature
7V
Rating
-0.5 V to VDD+0.5 V
0 to +70° C
-65 to +150° C
125° C
260° C
Recommended Operation Conditions
Parameter
Ambient Operating Temperature
Power Supply Voltage (measured in respect to GND)
Min.
0
+3.0
Typ.
+3.3
Max.
+70
+5.5
Units
°
C
V
DC Electrical Characteristics
Unless stated otherwise,
VDD = 3.3 V ±5% (or 5 V unless noted),
Ambient Temperature 0 to +70° C
Parameter
Operating Voltage
Supply Current
Supply Current
Input High Voltage
Input Low Voltage
Output High Voltage
Output High Voltage
Output Low Voltage
Short Circuit Current
Input Capacitance
Symbol
VDD
IDD
IDD
V
IH
V
IL
V
OH
V
OH
V
OL
I
OS
Conditions
At 5 V, No load, Note 1
At 3.3 V, No load,
Note 1
Select inputs, OE
Select inputs, OE
VDD = 3.3 V,
I
OH
= -8 mA
VDD = 3.3 V or 5 V,
I
OH
= -8 mA
VDD = 3.3 V,
I
OL
= 8mA
VDD = 3.3 V,
each output
Except X1
Min.
3.0
Typ.
50
30
Max.
5.5
Units
V
mA
mA
V
2
0.8
2.4
VDD-0.4
0.4
±50
7
V
V
V
V
mA
pF
Note 1: With all clocks at highest frequencies.
IDT™ / ICS™
SYSTEM PERIPHERAL CLOCK SOURCE
4
ICS650-01
REV H 051310
ICS650-01
SYSTEM PERIPHERAL CLOCK SOURCE
CLOCK SYNTHESIZER
AC Electrical Characteristics
Unless stated otherwise,
VDD = 3.3 V ±5% (or 5 V unless noted),
Ambient Temperature 0 to +70° C
Parameter
Input Frequency
Output Clocks Accuracy
(synthesis error)
Output Rise Time
Output Fall Time
Output Clock Duty Cycle
One Sigma Jitter
Absolute Clock Period Jitter
Symbol
Conditions
All clocks
Min.
Typ.
14.31818
Max. Units
MHz
1
ppm
ns
ns
60
%
ps
ps
500
ps
t
OR
t
OF
0.8 to 2.0 V, Note 1
2.0 to 0.8 V, Note 1
At VDD/2
except ACLK
ACLK
PCLK, UCLK, 20M
-500
40
1.5
1.5
50
75
170
Note 1: Measured with 15 pF load
Thermal Characteristics
Parameter
Thermal Resistance Junction to
Ambient
Symbol
θ
JA
θ
JA
θ
JA
θ
JC
Conditions
Still air
1 m/s air flow
3 m/s air flow
Min.
Typ.
135
93
78
60
Max. Units
°
C/W
°
C/W
°
C/W
°
C/W
Thermal Resistance Junction to Case
Marking Diagram—ICS650R-01LF
20
11
Marking Diagram—ICS650R-01ILF
20
11
650R-01LF
######
YYWW
1
Notes:
1. ###### is the lot code.
650R-01ILF
######
YYWW
1
10
10
2. YYWW is the last two digits of the year, and the week number that the part was assembled.
3. “LF” denotes Pb (lead) free package.
4. “I” denotes industrial grade device.
5. Bottom marking: (origin) = country of origin if not USA.
IDT™ / ICS™
SYSTEM PERIPHERAL CLOCK SOURCE
5
ICS650-01
REV H 051310
查看更多>
参数对比
与ICS650R-01LFT相近的元器件有:ICS650R-01LF、ICS650R-01ILFT、ICS650R-01ILF。描述及对比如下:
型号 ICS650R-01LFT ICS650R-01LF ICS650R-01ILFT ICS650R-01ILF
描述 Processor Specific Clock Generator, 80MHz, CMOS, PDSO20, 0.150 INCH, LEAD FREE, SSOP-20 Processor Specific Clock Generator, 80MHz, CMOS, PDSO20, 0.150 INCH, LEAD FREE, SSOP-20 Processor Specific Clock Generator, 80MHz, CMOS, PDSO20, 0.150 INCH, LEAD FREE, SSOP-20 Processor Specific Clock Generator, 80MHz, CMOS, PDSO20, 0.150 INCH, LEAD FREE, SSOP-20
是否无铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 SSOP SSOP SSOP SSOP
包装说明 0.150 INCH, LEAD FREE, SSOP-20 0.150 INCH, LEAD FREE, SSOP-20 0.150 INCH, LEAD FREE, SSOP-20 0.150 INCH, LEAD FREE, SSOP-20
针数 20 20 20 20
Reach Compliance Code unknown unknown compliant unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99
JESD-30 代码 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20
JESD-609代码 e3 e3 e3 e3
长度 8.65 mm 8.65 mm 8.65 mm 8.65 mm
端子数量 20 20 20 20
最高工作温度 70 °C 70 °C 85 °C 85 °C
最大输出时钟频率 80 MHz 80 MHz 80 MHz 80 MHz
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SSOP SSOP SSOP SSOP
封装等效代码 SSOP20,.25 SSOP20,.25 SSOP20,.25 SSOP20,.25
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度) 260 260 260 260
电源 3.3/5 V 3.3/5 V 3.3/5 V 3.3/5 V
主时钟/晶体标称频率 14.31818 MHz 14.31818 MHz 14.31818 MHz 14.31818 MHz
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.75 mm 1.75 mm 1.75 mm 1.75 mm
最大供电电压 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 3 V 3 V 3 V 3 V
标称供电电压 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL
端子面层 MATTE TIN MATTE TIN MATTE TIN MATTE TIN
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 0.635 mm 0.635 mm 0.635 mm 0.635 mm
端子位置 DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 3.9 mm 3.9 mm 3.9 mm 3.9 mm
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC
Base Number Matches 1 1 1 1
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消