首页 > 器件类别 > 存储 > 存储

IDT71V124HSA20PHG

Standard SRAM, 128KX8, 20ns, CMOS, PDSO32, ROHS COMPLIANT, TSOP2-32

器件类别:存储    存储   

厂商名称:IDT (Integrated Device Technology)

器件标准:

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
IDT (Integrated Device Technology)
零件包装代码
TSOP2
包装说明
ROHS COMPLIANT, TSOP2-32
针数
32
Reach Compliance Code
compliant
ECCN代码
3A991.B.2.B
最长访问时间
20 ns
JESD-30 代码
R-PDSO-G32
JESD-609代码
e3
长度
20.95 mm
内存密度
1048576 bit
内存集成电路类型
STANDARD SRAM
内存宽度
8
湿度敏感等级
3
功能数量
1
端子数量
32
字数
131072 words
字数代码
128000
工作模式
ASYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
128KX8
封装主体材料
PLASTIC/EPOXY
封装代码
TSOP2
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE
并行/串行
PARALLEL
峰值回流温度(摄氏度)
260
认证状态
Not Qualified
座面最大高度
1.2 mm
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
3.15 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
MATTE TIN
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
10.16 mm
文档预览
3.3V CMOS Static RAM
1 Meg (128K x 8-Bit)
Center Power &
Ground Pinout
IDT71V124SA/HSA
Features
128K x 8 advanced high-speed CMOS static RAM
JEDEC revolutionary pinout (center power/GND) for
reduced noise
Equal access and cycle times
– Commercial: 10/12/15/20ns
– Industrial: 10/12/15/20ns
One Chip Select plus one Output Enable pin
Inputs and outputs are LVTTL-compatible
Single 3.3V supply
Low power consumption via chip deselect
Available in a 32-pin 300- and 400-mil Plastic SOJ, and
32-pin Type II TSOP packages.
Description
The IDT71V124 is a 1,048,576-bit high-speed static RAM organized
as 128K x 8. It is fabricated using IDT’s high-performance, high-reliability
CMOS technology. This state-of-the-art technology, combined with inno-
vative circuit design techniques, provides a cost-effective solution for high-
speed memory needs. The JEDEC center power/GND pinout reduces
noise generation and improves system performance.
The IDT71V124 has an output enable pin which operates as fast as
5ns, with address access times as fast as 9ns available. All bidirec-
tional inputs and outputs of the IDT71V124 are LVTTL-compatible and
operation is from a single 3.3V supply. Fully static asynchronous
circuitry is used; no clocks or refreshes are required for operation.
Functional Block Diagram
A
0
A
16
ADDRESS
DECODER
1,048,576-BIT
MEMORY ARRAY
I/O
0
- I/O
7
8
I/O CONTROL
8
.
8
WE
OE
CS
CONTROL
LOGIC
3873 drw 01
OCTOBER 2008
1
©2007- Integrated Device Technology, Inc.
DSC-3873/09
IDT71V124SA, 3.3V CMOS Static RAM
1 Meg (128K x 8-Bit) Center Power & Ground Pinout
Commercial and Industrial Temperature Ranges
Pin Configuration
A
0
A
1
A
2
A
3
CS
I/O
0
I/O
1
V
DD
GND
I/O
2
I/O
3
WE
A
4
A
5
A
6
A
7
1
32
2
31
3
30
4
29
5
28
6 SO32-2 27
7 SO32-3 26
8 SO32-4 25
24
9
23
10
22
11
21
12
13
20
14
19
15
18
16
17
A
16
A
15
A
14
A
13
OE
I/O
7
I/O
6
GND
V
DD
I/O
5
I/O
4
A
12
A
11
A
10
A
9
A
8
3873 drw 02
Absolute Maximum Ratings
(1)
Symbol
V
DD
V
IN
, V
OUT
Rating
Supply Voltage Relative
to GND
Terminal Voltage Relative
to GND
Commercial
Operating Temperature
T
A
Industrial
Operating Temperature
-40 to +85
-55 to +125
-55 to +125
1.25
50
o
Value
-0.5 to +4.6
-0.5 to V
DD
+0.5
Unit
V
V
-0 to +70
o
C
.
T
BIAS
T
STG
P
T
I
OUT
Temperature Under Bias
Storage Temperature
Power Dissipation
DC Output Current
C
C
o
W
mA
SOJ and TSOP
Top View
Truth Table
(1)
CS
L
L
L
H
OE
L
X
H
X
WE
H
L
H
X
I/O
DATA
OUT
DATA
IN
High-Z
High-Z
Read Data
Write Data
Output Disabled
Deselected – Standby
3873 tbl 01
3873 tbl 02
NOTE:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliabilty.
Function
Recommended Operating Tempera-
ture and Supply Voltage
Grade
Commercial
Industrial
Temperature
0°C to +70°C
-40°C to +85°C
GND
0V
0V
V
DD
See Below
See Below
3873 tb l 02a
NOTE:
1. H = V
IH
, L = V
IL
, X = Don't care.
Recommended DC Operating
Conditions
Symbol
V
DD
(1)
Parameter
Supply Voltage
Supply Voltage
Ground
Input High Voltage
Input Low Voltage
Min.
3.15
3.0
0
2.0
–0.5
(1)
Typ.
3.3
3.3
0
____
____
Capacitance
Symbol
C
IN
C
I/O
Max.
3.6
3.6
0
V
DD
+0.3
(3)
0.8
Unit
V
V
V
V
V
3873 tbl 04
(T
A
= +25°C, f = 1.0MHz, SOJ package)
Parameter
(1)
Input Capacitance
I/O Capacitance
Conditions
V
IN
= 3dV
V
OUT
= 3dV
Max.
6
7
Unit
pF
pF
3873 tbl 03
V
DD
(2)
V
SS
V
IH
V
IL
NOTE:
1. This parameter is guaranteed by device characterization, but is not production tested.
DC Electrical Characteristics
Symbol
|I
LI
|
|I
LO
|
V
OL
V
OH
Parameter
Input Leakage Current
Output Leakage Current
Output Low Voltage
Output High Voltage
NOTES:
1. For 71V124SA10 only.
2. For all speed grades except 71V124SA10.
3. V
IH
(max.) = V
DD
+2V for pulse width less than 5ns, once per cycle.
4. V
IL
(min.) = –2V for pulse width less than 5ns, once per cycle.
(V
DD
= Min. to Max., Commercial and Industrial Temperature Ranges)
Test Conditions
V
DD
= Max., V
IN =
GND to V
DD
V
DD
= Max.,CS
=
V
IH
, V
OUT =
GND to V
DD
I
OL
= 8mA, V
DD
= Min.
I
OH
= –4mA, V
DD
= Min.
Min.
___
___
___
Max.
5
5
0.4
___
Unit
µA
µA
V
V
3873 tbl 05
2.4
2
IDT71V124SA, 3.3V CMOS Static RAM
1 Meg (128K x 8-Bit) Center Power & Ground Pinout
Commercial and Industrial Temperature Ranges
DC Electrical Characteristics
(1, 2)
(V
DD
= Min. to Max., V
LC
= 0.2V, V
HC
= V
DD
– 0.2V)
71V124SA10
Symbol
I
CC
I
SB
I
SB1
Parameter
Dynamic Operating Current
CS
< V
LC
, Outputs Open, V
DD
= Max., f = f
MAX
(3)
Dynamic Standby Power Supply Current
CS
> V
HC
, Outputs Open, V
DD
= Max., f = f
MAX
(3)
Full Standby Power Supply Current (static)
CS
> V
HC
, Outputs Open, V
DD
= Max., f = 0
(3)
Com'l
145
45
10
Ind
150
50
10
71V124SA12
Com'l
130
40
10
Ind
140
40
10
71V124SA15
Com'l
100
35
10
Ind
120
40
10
71V124SA20
Com'l
95
30
10
Ind
115
35
10
Unit
mA
mA
mA
3873 tbl 06
NOTES:
1. All values are maximum guaranteed values.
2. All inputs switch between 0.2V (Low) and V
DD
–0.2V (High).
3. f
MAX
= 1/t
RC
(all address inputs are cycling at f
MAX
)
;
f = 0 means no address input lines are changing.
AC Test Conditions
Input Pulse Levels
Input Rise/Fall Times
Input Timing Reference Levels
Output Reference Levels
AC Test Load
GND to 3.0V
3ns
1.5V
1.5V
See Figure 1 and 2
3873 tbl 07
3.3V
320Ω
DATA
OUT
5pF*
30pF
3873 drw 03
+1.5V
50Ω
I/O
Z
0
= 50Ω
350Ω
3873 drw 04
.
*Including jig and scope capacitance.
Figure 1. AC Test Load
Figure 2. AC Test Load
(for t
CLZ
, t
OLZ
, t
CHZ
, t
OHZ
, t
OW,
and t
WHZ
)
3
6.42
IDT71V124SA, 3.3V CMOS Static RAM
1 Meg (128K x 8-Bit) Center Power & Ground Pinout
Commercial and Industrial Temperature Ranges
AC Electrical Characteristics
(V
DD
= Min. to Max., Commercial and Industrial Temperature Ranges)
71V124SA10
Symbol
READ CYCLE
t
RC
t
AA
t
ACS
t
CLZ
(1)
t
CHZ
(1)
t
OE
t
OLZ
(1)
t
OHZ
(1)
t
OH
Read Cycle Time
Address Access Time
Chip Select Access Time
Chip Select to Output in Low-Z
Chip Deselect to Output in High-Z
Output Enable to Output Valid
Output Enable to Output in Low-Z
Output Disable to Output in High-Z
Output Hold from Address Change
10
____
____
71V124SA12
Min.
Max.
71V124SA15
Min.
Max.
71V124SA20
Min.
Max.
Unit
Parameter
Min.
Max.
12
____
____
15
____
____
20
____
____
ns
ns
ns
ns
ns
ns
ns
ns
ns
10
10
____
12
12
____
15
15
____
20
20
____
____
____
____
____
4
0
____
4
0
____
4
0
____
4
0
____
5
5
____
6
6
____
7
7
____
8
8
____
0
0
4
0
0
4
0
0
4
0
0
4
5
____
5
____
5
____
7
____
WRITE CYCLE
t
WC
t
AW
t
CW
t
AS
t
WP
t
WR
t
DW
t
DH
t
OW
(2)
t
WHZ
(2)
Write Cycle Time
Address Valid to End-of-Write
Chip Select to End-of-Write
Address Set-up Time
Write Pulse Width
Write Recovery Time
Data Valid to End-of-Write
Data Hold Time
Output Active from End-of-Write
Write Enable to Output in High-Z
10
7
7
0
7
0
5
0
3
0
____
12
8
8
0
8
0
6
0
3
0
____
15
10
10
0
10
0
7
0
3
0
____
20
12
12
0
12
0
9
0
4
0
____
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
3873 tbl 08
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
5
5
5
8
NOTES:
1. This parameter guaranteed with the AC load (Figure 2) by device characterization, but is not production tested.
4
IDT71V124SA, 3.3V CMOS Static RAM
1 Meg (128K x 8-Bit) Center Power & Ground Pinout
Commercial and Industrial Temperature Ranges
Timing Waveform of Read Cycle No. 1
(1)
t
RC
ADDRESS
t
AA
OE
t
OE
CS
t
OLZ (5)
t
ACS(3)
t
CLZ (5)
HIGH IMPEDANCE
DATA
OUT
DATA
OUT
VALID
3873 drw 05
t
OHZ (5)
t
CHZ (5)
.
Timing Waveform of Read Cycle No. 2
(1, 2, 4)
t
RC
ADDRESS
t
AA
t
OH
DATA
OUT
PREVIOUS DATA
OUT
VALID
t
OH
DATA
OUT
VALID
3873 drw 06
.
NOTES:
1.
WE
is HIGH for Read Cycle.
2. Device is continuously selected,
CS
is LOW.
3. Address must be valid prior to or coincident with the later of
CS
transition LOW; otherwise t
AA
is the limiting parameter.
4.
OE
is LOW.
5. Transition is measured ±200mV from steady state.
5
6.42
查看更多>
MSP430编程时常犯的错误
错误1 Error : expected a statement E:\MSP430\...
fish001 微控制器 MCU
锂离子电池制造工艺原理与应用
本书在简述锂离子电池基本原理和基本概念的基础上,首先讨论了多孔电极动力学原理,为锂离子电池电化学性...
arui1999 下载中心专版
一种自动识别噪声调频信号的方法
  电子干扰 是现代电子战的重要组成部分,包括无源干扰和有源干扰,其中,有源干扰可以分为欺骗干扰...
xtss RF/无线
图片翻页
如何做图片翻页效果,好像翻书本那样? 没什么头绪呢, 大家有没有什么好的方案,或者什么好的资料? 谢...
zjxgl 嵌入式系统
STM32 USB 初始化
最近在搞STM32的USB模块,要做一个功能就是程序要知道USB是否在连接状态,现在用的是 bDev...
lanshunhua stm32/stm8
串口发送通了 但是始终接收不到数据
int tmp,i,j; int receiv,send=0x30; *UL...
caiguo_zhang 嵌入式系统
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消