首页 > 器件类别 >

IDT82P2821

21(+1) Channel High-Density T1/E1/J1 Line Interface Unit

厂商名称:IDT(艾迪悌)

厂商官网:http://www.idt.com/

下载文档
文档预览
21(+1) Channel
High-Density T1/E1/J1
Line Interface Unit
IDT82P2821
Version 2
January 11, 2007
6024 Silver Creek Valley Road, San Jose, California 95138
Telephone: 1-800-345-7015 or 408-284-8200• TWX: 910-338-2070 • FAX: 408-284-2775
Printed in U.S.A.
© 2005 Integrated Device Technology, Inc.
DISCLAIMER
Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best pos-
sible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry
described herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other
rights, of Integrated Device Technology, Inc.
LIFE SUPPORT POLICY
Integrated Device Technology's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is exe-
cuted between the manufacturer and an officer of IDT.
1. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform, when properly used in
accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any components of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its
safety or effectiveness.
Table of Contents
TABLE OF CONTENTS ........................................................................................................................................................... 3
LIST OF TABLES .................................................................................................................................................................... 7
LIST OF FIGURES ................................................................................................................................................................... 8
FEATURES ............................................................................................................................................................................. 10
APPLICATIONS...................................................................................................................................................................... 11
DESCRIPTION........................................................................................................................................................................ 11
BLOCK DIAGRAM ................................................................................................................................................................. 12
1 PIN ASSIGNMENT .......................................................................................................................................................... 13
2 PIN DESCRIPTION ......................................................................................................................................................... 18
3 FUNCTIONAL DESCRIPTION ........................................................................................................................................ 29
3.1 T1 / E1 / J1 MODE SELECTION .............................................................................................................................. 29
3.2 RECEIVE PATH ....................................................................................................................................................... 29
3.2.1 Rx Termination ............................................................................................................................................ 29
3.2.1.1 Receive Differential Mode ........................................................................................................... 29
3.2.1.2 Receive Single Ended Mode ....................................................................................................... 31
3.2.2 Equalizer ..................................................................................................................................................... 32
3.2.2.1 Line Monitor ................................................................................................................................ 32
3.2.2.2 Receive Sensitivity ...................................................................................................................... 32
3.2.3 Slicer ........................................................................................................................................................... 33
3.2.4 Rx Clock & Data Recovery ......................................................................................................................... 33
3.2.5 Decoder ...................................................................................................................................................... 33
3.2.6 Receive System Interface ........................................................................................................................... 33
3.2.7 Receiver Power Down ................................................................................................................................ 34
3.3 TRANSMIT PATH .................................................................................................................................................... 34
3.3.1 Transmit System Interface .......................................................................................................................... 34
3.3.2 Tx Clock Recovery ...................................................................................................................................... 35
3.3.3 Encoder ....................................................................................................................................................... 35
3.3.4 Waveform Shaper ....................................................................................................................................... 35
3.3.4.1 Preset Waveform Template ........................................................................................................ 35
3.3.4.2 User-Programmable Arbitrary Waveform .................................................................................... 37
3.3.5 Line Driver ................................................................................................................................................... 39
3.3.5.1 Transmit Over Current Protection ............................................................................................... 39
3.3.6 Tx Termination ............................................................................................................................................ 39
3.3.6.1 Transmit Differential Mode .......................................................................................................... 39
3.3.6.2 Transmit Single Ended Mode ...................................................................................................... 40
3.3.7 Transmitter Power Down ............................................................................................................................ 41
3.3.8 Output High-Z on TTIP and TRING ............................................................................................................ 41
3.4 JITTER ATTENUATOR (RJA & TJA) ....................................................................................................................... 42
Table of Contents
3
January 11, 2007
IDT82P2821
21(+1) CHANNEL HIGH-DENSITY T1/E1/J1 LINE INTERFACE UNIT
3.5 DIAGNOSTIC FACILITIES .......................................................................................................................................
3.5.1 Bipolar Violation (BPV) / Code Violation (CV) Detection and BPV Insertion ..............................................
3.5.1.1 Bipolar Violation (BPV) / Code Violation (CV) Detection .............................................................
3.5.1.2 Bipolar Violation (BPV) Insertion .................................................................................................
3.5.2 Excessive Zeroes (EXZ) Detection .............................................................................................................
3.5.3 Loss of Signal (LOS) Detection ...................................................................................................................
3.5.3.1 Line LOS (LLOS) .........................................................................................................................
3.5.3.2 System LOS (SLOS) ...................................................................................................................
3.5.3.3 Transmit LOS (TLOS) .................................................................................................................
3.5.4 Alarm Indication Signal (AIS) Detection and Generation ............................................................................
3.5.4.1 Alarm Indication Signal (AIS) Detection ......................................................................................
3.5.4.2 (Alarm Indication Signal) AIS Generation ...................................................................................
3.5.5 PRBS, QRSS, ARB and IB Pattern Generation and Detection ...................................................................
3.5.5.1 Pattern Generation ......................................................................................................................
3.5.5.2 Pattern Detection ........................................................................................................................
3.5.6 Error Counter ..............................................................................................................................................
3.5.6.1 Automatic Error Counter Updating ..............................................................................................
3.5.6.2 Manual Error Counter Updating ..................................................................................................
3.5.7 Receive /Transmit Multiplex Function (RMF / TMF) Indication ...................................................................
3.5.7.1 RMFn Indication ..........................................................................................................................
3.5.7.2 TMFn Indication ..........................................................................................................................
3.5.8 Loopback ....................................................................................................................................................
3.5.8.1 Analog Loopback ........................................................................................................................
3.5.8.2 Remote Loopback .......................................................................................................................
3.5.8.3 Digital Loopback ..........................................................................................................................
3.5.8.4 Dual Loopback ............................................................................................................................
3.5.9 Channel 0 Monitoring ..................................................................................................................................
3.5.9.1 G.772 Monitoring .........................................................................................................................
3.5.9.2 Jitter Measurement (JM) .............................................................................................................
3.6 CLOCK INPUTS AND OUTPUTS ............................................................................................................................
3.6.1 Free Running Clock Outputs on CLKT1/CLKE1 .........................................................................................
3.6.2 Clock Outputs on REFA/REFB ...................................................................................................................
3.6.2.1 REFA/REFB in Clock Recovery Mode ........................................................................................
3.6.2.2 Frequency Synthesizer for REFA Clock Output ..........................................................................
3.6.2.3 Free Run Mode for REFA Clock Output ......................................................................................
3.6.2.4 REFA/REFB Driven by External CLKA/CLKB Input ....................................................................
3.6.2.5 REFA and REFB in Loss of Signal (LOS) or Loss of Clock Condition ........................................
3.6.3 MCLK, Master Clock Input ..........................................................................................................................
3.6.4 XCLK, Internal Reference Clock Input ........................................................................................................
3.7 INTERRUPT SUMMARY .........................................................................................................................................
4 MISCELLANEOUS ..........................................................................................................................................................
4.1 RESET .....................................................................................................................................................................
4.1.1 Power-On Reset .........................................................................................................................................
4.1.2 Hardware Reset ..........................................................................................................................................
4.1.3 Global Software Reset ................................................................................................................................
43
43
43
43
43
44
44
45
46
47
47
47
48
48
49
50
50
51
52
52
53
54
54
55
56
57
59
59
60
61
61
62
62
62
62
62
62
66
66
67
69
69
70
70
70
Table of Contents
4
January 11, 2007
IDT82P2821
21(+1) CHANNEL HIGH-DENSITY T1/E1/J1 LINE INTERFACE UNIT
5
6
7
8
4.1.4 Per-Channel Software Reset ...................................................................................................................... 70
4.2 MICROPROCESSOR INTERFACE ......................................................................................................................... 70
4.3 POWER UP .............................................................................................................................................................. 71
4.4 HITLESS PROTECTION SWITCHING (HPS) SUMMARY ...................................................................................... 71
PROGRAMMING INFORMATION ................................................................................................................................... 74
5.1 REGISTER MAP ...................................................................................................................................................... 74
5.1.1 Global Register ........................................................................................................................................... 74
5.1.2 Per-Channel Register ................................................................................................................................. 75
5.2 REGISTER DESCRIPTION ..................................................................................................................................... 78
5.2.1 Global Register ........................................................................................................................................... 78
5.2.2 Per-Channel Register ................................................................................................................................. 87
JTAG ............................................................................................................................................................................. 118
6.1 JTAG INSTRUCTION REGISTER (IR) .................................................................................................................. 118
6.2 JTAG DATA REGISTER ........................................................................................................................................ 118
6.2.1 Device Identification Register (IDR) .......................................................................................................... 118
6.2.2 Bypass Register (BYP) ............................................................................................................................. 118
6.2.3 Boundary Scan Register (BSR) ................................................................................................................ 118
6.3 TEST ACCESS PORT (TAP) CONTROLLER ....................................................................................................... 118
THERMAL MANAGEMENT .......................................................................................................................................... 120
7.1 JUNCTION TEMPERATURE ................................................................................................................................. 120
7.2 EXAMPLE OF JUNCTION TEMPERATURE CALCULATION ............................................................................... 120
7.3 HEATSINK EVALUATION ..................................................................................................................................... 120
PHYSICAL AND ELECTRICAL SPECIFICATIONS ..................................................................................................... 121
8.1 ABSOLUTE MAXIMUM RATINGS ......................................................................................................................... 121
8.2 RECOMMENDED OPERATING CONDITIONS .................................................................................................... 122
8.3 DEVICE POWER CONSUMPTION AND DISSIPATION (TYPICAL) 1 ................................................................. 123
8.4 DEVICE POWER CONSUMPTION AND DISSIPATION (MAXIMUM) 1 ............................................................... 124
8.5 D.C. CHARACTERISTICS ..................................................................................................................................... 125
8.6 E1 RECEIVER ELECTRICAL CHARACTERISTICS ............................................................................................. 126
8.7 T1/J1 RECEIVER ELECTRICAL CHARACTERISTICS ......................................................................................... 127
8.8 E1 TRANSMITTER ELECTRICAL CHARACTERISTICS ...................................................................................... 128
8.9 T1/J1 TRANSMITTER ELECTRICAL CHARACTERISTICS ................................................................................. 129
8.10 TRANSMITTER AND RECEIVER TIMING CHARACTERISTICS ......................................................................... 130
8.11 CLKE1 TIMING CHARACTERISTICS ................................................................................................................... 132
8.12 JITTER ATTENUATION CHARACTERISTICS ...................................................................................................... 133
8.13 MICROPROCESSOR INTERFACE TIMING ......................................................................................................... 136
8.13.1 Serial Microprocessor Interface ................................................................................................................ 136
8.13.2 Parallel Motorola Non-Multiplexed Microprocessor Interface ................................................................... 138
8.13.2.1 Read Cycle Specification .......................................................................................................... 138
8.13.2.2 Write Cycle Specification .......................................................................................................... 139
8.13.3 Parallel Intel Non-Multiplexed Microprocessor Interface ........................................................................... 140
8.13.3.1 Read Cycle Specification .......................................................................................................... 140
8.13.3.2 Write Cycle Specification .......................................................................................................... 141
5
January 11, 2007
Table of Contents
查看更多>
参数对比
与IDT82P2821相近的元器件有:IDT82P2821BH、IDT82P2821BHG。描述及对比如下:
型号 IDT82P2821 IDT82P2821BH IDT82P2821BHG
描述 21(+1) Channel High-Density T1/E1/J1 Line Interface Unit 21(+1) Channel High-Density T1/E1/J1 Line Interface Unit 21(+1) Channel High-Density T1/E1/J1 Line Interface Unit
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消