首页 > 器件类别 > 逻辑 > 逻辑

IDT85304-01PGI

Low Skew Clock Driver, 85304 Series, 5 True Output(s), 0 Inverted Output(s), PDSO20, TSSOP-20

器件类别:逻辑    逻辑   

厂商名称:IDT (Integrated Device Technology)

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
IDT (Integrated Device Technology)
零件包装代码
TSSOP
包装说明
TSSOP-20
针数
20
Reach Compliance Code
not_compliant
系列
85304
输入调节
DIFFERENTIAL MUX
JESD-30 代码
R-PDSO-G20
JESD-609代码
e0
长度
6.5 mm
逻辑集成电路类型
LOW SKEW CLOCK DRIVER
湿度敏感等级
1
功能数量
1
反相输出次数
端子数量
20
实输出次数
5
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装等效代码
TSSOP20,.25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)
240
电源
3.3 V
Prop。Delay @ Nom-Sup
2.1 ns
传播延迟(tpd)
2.1 ns
认证状态
Not Qualified
Same Edge Skew-Max(tskwd)
0.035 ns
座面最大高度
1.2 mm
最大供电电压 (Vsup)
3.465 V
最小供电电压 (Vsup)
3.135 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
温度等级
INDUSTRIAL
端子面层
Tin/Lead (Sn85Pb15)
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
20
宽度
4.4 mm
最小 fmax
650 MHz
Base Number Matches
1
文档预览
IDT85304-01
LOW SKEW, 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
LOW SKEW, 1-TO-5
DIFFERENTIAL-TO-3.3V
LVPECL FANOUT BUFFER
FEATURES:
• Five differential 3.3V LVPECL outputs
• Selectable differential CLK, xCLK, or LVPECL clock inputs
• CLK, xCLK pair can accept the following differential input levels:
LVDS, LVPECL, LVHSTL, SSTL, and HCSL
• PCLK, xPCLK supports the following input types: LVPECL, CML,
and SSTL
• Maximum output frequency: 650MHz
• Translates any single-ended input signal to 3.3V LVPECL levels
with resistor bias on xCLK input
• Output skew: 35ps (max.)
• Part-to-part skew: as low as 150ps
• Propagation delay: 2.1ns (max.)
• 3.3V operating supply
• Available in TSSOP package
IDT85304-01
DESCRIPTION:
The IDT85304-01 is a low skew, high performance 1-to-5 differential-to-
3.3V LVPECL clock generator-divider. It has two selectable clock inputs. The
CLK/ xCLK pair can accept most standard differential input levels. The PCLK/
xPCLK pair can accept LVPECL, CML, or SSTL input levels. The clock enable
is internally synchronized to eliminate runt pulses on the outputs during
asynchronous assertion/deassertion of the clock enable pin.
Guaranteed output and part-to-part skew characteristics make the IDT85304-
01 ideal for those applications that demand well-defined performance and
repeatability.
FUNCTIONAL BLOCK DIAGRAM
CLK_EN
D
Q
CLK
xCLK
PCLK
xPCLK
1
0
LE
Q0
xQ0
Q1
xQ1
Q2
CLK_SEL
xQ2
Q3
xQ3
Q4
xQ4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2004
Integrated Device Technology, Inc.
MAY 2004
DSC 6174/2
IDT85304-01
LOW SKEW, 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
PIN CONFIGURATION
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
DD
Description
Power Supply Voltage
Input Voltage
Output Voltage
Package Thermal Impedance (0 lfpm)
Storage Temperature
Max
4.6
–0.5 to V
DD
+0.5
Unit
V
V
V
I
V
O
Q0
xQ0
Q1
xQ1
Q2
xQ2
Q3
xQ3
Q4
xQ4
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
DD
CLK_EN
V
DD
xPCLK
PCLK
V
EE
xCLK
CLK
CLK_SEL
V
DD
θ
JA
T
STG
–0.5 to V
DD
+0.5 V
92.6
°C/W
–65 to +150
°C
NOTE:
1. Stresses beyond those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute-
maximum-rated conditions for extended periods may affect device reliability.
CAPACITANCE
(T
A
= +25°C, f = 1MHz, V
IN
= 0V)
Parameter
C
IN
R
PULLUP
R
PULLDOWN
Description
Input Capacitance
Input Pullup Resistor
Input Pulldown Resistor
Typ.
51
51
Max.
4
Unit
pF
K
K
TSSOP
TOP VIEW
PIN DESCRIPTION
(1)
Symbol
xQ0, Q0
xQ1, Q1
xQ2, Q2
xQ3, Q3
xQ4, Q4
V
DD
CLK_SEL
CLK
xCLK
V
EE
PCLK
xPCLK
CLK_EN
Number
1, 2
3, 4
5, 6
7, 8
9, 10
11, 18, 20
12
13
14
15
16
17
19
Output
Output
Output
Output
Output
Power
Input
Input
Input
Power
Input
Input
Input
Pulldown
Pullup
Pullup
Pulldown
Pulldown
Pullup
Type
Description
Differential Output Pair. LVPECL interface levels.
Differential Output Pair. LVPECL interface levels.
Differential Output Pair. LVPECL interface levels.
Differential Output Pair. LVPECL interface levels.
Differential Output Pair. LVPECL interface levels.
Positive Supply Pins
Clock Select Input. When HIGH, selects PCLK / xPCLK inputs. When LOW, selects
CLK / xCLK inputs. LVTTL / LVCMOS interface levels.
Non-Inverting Differential Clock Input
Inverting Differential Clock Input
Negative Supply Pin
Non-Inverting Differential LVPECL Clock Input
Inverting Differential LVPECL Clock Input
Synchronizing Clock Enable. When HIGH, clock outputs follow clock input. When
LOW, Q outputs are forced LOW, xQ outputs are forced HIGH. LVTTL / LVCMOS
interface levels.
NOTE:
1. Pullup and Pulldown refer to internal input resistors. See Capacitance table for typical values.
2
IDT85304-01
LOW SKEW, 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
CONTROL INPUT FUNCTION TABLE
(1,2)
Inputs
CLK_EN
0
0
1
1
CLK_SEL
0
1
0
1
Selected Source
CLK, xCLK
PCLK, xPCLK
CLK, xCLK
PCLK, xPCLK
Q0:Q4
Disabled; LOW
Disabled; LOW
Enabled
Enabled
Outputs
xQ0:xQ4
Disabled; HIGH
Disabled; HIGH
Enabled
Enabled
NOTES:
1. After CLK_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in the CLK_EN Timing Diagram below.
2. In active mode, the state of the outputs is a function of the CLK / xCLK and PCLK / xPCLK inputs as described in the Clock Input Function table.
Disabled
CLK0, CLK1
Enabled
CLK_EN Timing Diagram
CLK EN
xQ0, xQ1, xQ2, xQ3, xQ4
Q0, Q1, Q2, Q3, Q4
CLOCK INPUT FUNCTION TABLE
(1)
Inputs
CLK or PCLK
0
1
0
1
Biased
(2)
Biased
(2)
xCLK or xPCLK
1
0
Biased
(2)
Biased
(2)
0
1
Q0:Q4
L
H
L
H
H
L
Outputs
xQ0:xQ4
H
L
H
L
L
H
Input to Output Mode
Differential to Differential
Differential to Differential
Single-Ended to Differential
Single-Ended to Differential
Single-Ended to Differential
Single-Ended to Differential
Polarity
Non-Inverting
Non-Inverting
Non-Inverting
Non-Inverting
Inverting
Inverting
NOTES:
1. H = HIGH
L = LOW
2. See Single-Ended Signal diagram under Application Information at the end of this datasheet.
3
IDT85304-01
LOW SKEW, 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
POWER SUPPLY CHARACTERISTICS
Symbol
V
DD
I
EE
Parameter
Positive Supply Voltage
Power Supply Current
Test Conditions
Min.
3.135
Typ.
3.3
Max.
3.465
55
Unit
V
mA
DC ELECTRICAL CHARACTERISTICS, LVCMOS / LVTTL
Symbol
V
IH
V
IL
I
IH
I
IL
Parameter
Input Voltage, HIGH
Input Voltage, LOW
Input Current HIGH
Input Current LOW
CLK_EN,
CLK_SEL
CLK_EN,
CLK_SEL
CLK_EN
CLK_SEL
CLK_EN
CLK_SEL
V
IN
= V
DD
= 3.465V
V
IN
= V
DD
= 3.465V
V
IN
= 0V, V
DD
= 3.465V
V
IN
= 0V, V
DD
= 3.465V
-150
-5
5
150
µA
µA
-0.3
0.8
V
Test Conditions
Min.
2
Typ.
Max.
V
DD
+ 0.3
Unit
V
DC ELECTRICAL CHARACTERISTICS, DIFFERENTIAL
Symbol
V
PP
V
CMR
I
IH
I
IL
Parameter
Peak-to-Peak Input Voltage
Common Mode Input Voltage
(1,2)
Input Current HIGH
Input Current LOW
xCLK
CLK
xCLK
CLK
V
IN
= V
DD
= 3.465V
V
IN
= V
DD
= 3.465V
V
IN
= 0V, V
DD
= 3.465V
V
IN
= 0V, V
DD
= 3.465V
-150
-5
Test Conditions
Min.
0.15
0.5
Typ.
Max.
1.3
V
DD
- 0.85
5
150
µA
Unit
V
V
µA
NOTES:
1. For single-ended applications, the max. input voltage for CLK / xCLK is V
DD
+ 0.3V.
2. Common mode voltage is defined as V
IH
.
DC ELECTRICAL CHARACTERISTICS, LVPECL
Symbol
I
IH
I
IL
V
PP
V
CMR
V
OH
V
OL
V
SWING
Parameter
Input Current HIGH
Input Current LOW
PCLK
xPCLK
PCLK
xPCLK
Peak-to-Peak Input Voltage
Common Mode Input Voltage
(1,2)
Output Voltage HIGH
(3)
Output Voltage LOW
(3)
Peak-to-Peak Output Voltage Swing
Test Conditions
V
IN
= V
DD
= 3.465V
V
IN
= V
DD
= 3.465V
V
IN
= 0V, V
DD
= 3.465V
V
IN
= 0V, V
DD
= 3.465V
-5
-150
0.15
V
EE
+ 1.5
V
DD
- 1.4
V
DD
- 2
0.6
1.3
V
DD
V
DD
- 1
V
DD
- 1.7
0.85
V
V
V
V
V
Min.
Typ.
Max.
150
5
µA
Unit
µA
NOTES:
1. For single-ended applications, the max. input voltage for PCLK / xPCLK is V
DD
+ 0.3V.
2. Common mode voltage is defined as V
IH
.
3. Outputs terminated with 50Ω to V
DD
- 0.2V.
4
IDT85304-01
LOW SKEW, 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
AC ELECTRICAL CHARACTERISTICS
All parameters measured at 500MHz unless noted otherwise;
Cycle-to-cycle jitter = jitter on output; the part does not add jitter
Symbol
F
MAX
t
PD
t
SK
(
O
)
t
SK
(
PP
)
t
R
t
F
odc
Parameter
Output Frequency
Propagation Delay
(1)
Output Skew
(2,4)
Part-to-Part Skew
(3,4)
Output Rise Time
Output Fall Time
Output Duty Cycle
20 - 80% @ 50MHz
20 - 80% @ 50MHz
300
300
48
50
f
650MHz
1
Test Conditions
Min.
Typ.
Max.
650
2.1
35
150
700
700
52
Unit
MHz
ns
ps
ps
ps
ps
%
NOTES:
1. Measured from the differential input crossingpoint to the differential output crossingpoint.
2. Defined as skew between outputs as the same supply voltage and with equal load conditions. Measured at the output differential crosspoints
3. Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each
device, the outputs are measured at the differential crosspoints.
4. This parameter is defined in accordance with JEDEC Standard 65.
5
查看更多>
参数对比
与IDT85304-01PGI相近的元器件有:IDT85304-01PG8、IDT85304-01PGI8、IDT85304-01PG。描述及对比如下:
型号 IDT85304-01PGI IDT85304-01PG8 IDT85304-01PGI8 IDT85304-01PG
描述 Low Skew Clock Driver, 85304 Series, 5 True Output(s), 0 Inverted Output(s), PDSO20, TSSOP-20 Low Skew Clock Driver, 85304 Series, 5 True Output(s), 0 Inverted Output(s), PDSO20, TSSOP-20 Low Skew Clock Driver, 85304 Series, 5 True Output(s), 0 Inverted Output(s), PDSO20, TSSOP-20 Low Skew Clock Driver, 85304 Series, 5 True Output(s), 0 Inverted Output(s), PDSO20, TSSOP-20
是否无铅 含铅 含铅 含铅 不含铅
是否Rohs认证 不符合 不符合 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 TSSOP TSSOP TSSOP TSSOP
包装说明 TSSOP-20 TSSOP-20 TSSOP-20 TSSOP-20
针数 20 20 20 20
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant
系列 85304 85304 85304 85304
输入调节 DIFFERENTIAL MUX DIFFERENTIAL MUX DIFFERENTIAL MUX DIFFERENTIAL MUX
JESD-30 代码 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20
JESD-609代码 e0 e0 e0 e0
长度 6.5 mm 6.5 mm 6.5 mm 6.5 mm
逻辑集成电路类型 LOW SKEW CLOCK DRIVER LOW SKEW CLOCK DRIVER LOW SKEW CLOCK DRIVER LOW SKEW CLOCK DRIVER
湿度敏感等级 1 1 1 1
功能数量 1 1 1 1
端子数量 20 20 20 20
实输出次数 5 5 5 5
最高工作温度 85 °C 70 °C 85 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP TSSOP TSSOP
封装等效代码 TSSOP20,.25 TSSOP20,.25 TSSOP20,.25 TSSOP20,.25
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 240 240 240 NOT SPECIFIED
电源 3.3 V 3.3 V 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 2.1 ns 2.1 ns 2.1 ns 2.1 ns
传播延迟(tpd) 2.1 ns 2.1 ns 2.1 ns 2.1 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.035 ns 0.035 ns 0.035 ns 0.035 ns
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1.2 mm
最大供电电压 (Vsup) 3.465 V 3.465 V 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
温度等级 INDUSTRIAL COMMERCIAL INDUSTRIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 0.65 mm 0.65 mm 0.65 mm 0.65 mm
端子位置 DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 20 20 20 NOT SPECIFIED
宽度 4.4 mm 4.4 mm 4.4 mm 4.4 mm
最小 fmax 650 MHz 650 MHz 650 MHz 650 MHz
Base Number Matches 1 1 1 1
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消