首页 > 器件类别 > 存储 > 存储

IS43TR81280B-107MBLI-TR

IC SDRAM 1GBIT 933MHZ 78BGA

器件类别:存储    存储   

厂商名称:Integrated Silicon Solution ( ISSI )

器件标准:  

下载文档
IS43TR81280B-107MBLI-TR 在线购买

供应商:

器件:IS43TR81280B-107MBLI-TR

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
包装说明
TFBGA,
Reach Compliance Code
compliant
Factory Lead Time
10 weeks
Is Samacsys
N
访问模式
MULTI BANK PAGE BURST
其他特性
AUTO/SELF REFRESH
JESD-30 代码
R-PBGA-B78
长度
10.5 mm
内存密度
1073741824 bit
内存集成电路类型
DDR DRAM
内存宽度
8
功能数量
1
端口数量
1
端子数量
78
字数
134217728 words
字数代码
128000000
工作模式
SYNCHRONOUS
最高工作温度
95 °C
最低工作温度
-40 °C
组织
128MX8
封装主体材料
PLASTIC/EPOXY
封装代码
TFBGA
封装形状
RECTANGULAR
封装形式
GRID ARRAY, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度)
NOT SPECIFIED
座面最大高度
1.2 mm
自我刷新
YES
最大供电电压 (Vsup)
1.575 V
最小供电电压 (Vsup)
1.425 V
标称供电电压 (Vsup)
1.5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子形式
BALL
端子节距
0.8 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
8 mm
Base Number Matches
1
文档预览
IS43/46TR16640B, IS43/46TR16640BL
IS43/46TR81280B, IS43/46TR81280BL
128MX8, 64MX16 1Gb DDR3 SDRAM
FEBRUARY 2018
FEATURES
Standard Voltage: V
DD
and V
DDQ
=
1.5V ± 0.075V
Low Voltage (L): V
DD
and V
DDQ
=
1.35V + 0.1V, -0.067V
- Backward compatible to 1.5V
Refresh Interval:
7.8 us (8192 cycles/64 ms) Tc= -40°C to 85°C
3.9 us (8192 cycles/32 ms) Tc= 85°C to 105°C
High speed data transfer rates with system
frequency up to 1066 MHz
8 internal banks for concurrent operation
8n-bit pre-fetch architecture
Programmable CAS Latency
Programmable Additive Latency: 0, CL-1,CL-2
Programmable CAS WRITE latency (CWL) based
on tCK
Programmable Burst Length: 4 and 8
Programmable Burst Sequence: Sequential or
Interleave
BL switch on the fly
Auto Self Refresh(ASR)
Self Refresh Temperature(SRT)
Partial Array Self Refresh
Asynchronous RESET pin
TDQS (Termination Data Strobe) supported (x8
only)
OCD (Off-Chip Driver Impedance Adjustment)
Dynamic ODT (On-Die Termination)
Driver strength : RZQ/7, RZQ/6 (RZQ = 240
)
Write Leveling
Up to 200 MHz in DLL off mode
Operating temperature:
Commercial (T
C
= 0°C to +95°C)
Industrial (T
C
= -40°C to +95°C)
Automotive, A1 (T
C
= -40°C to +95°C)
Automotive, A2 (T
C
= -40°C to +105°C)
OPTIONS
Configuration:
128Mx8
64Mx16
Package:
96-ball BGA (9mm x 13mm) for x16
78-ball BGA (8mm x 10.5mm) for x8
ADDRESS TABLE
Parameter
Row Addressing
Column Addressing
Bank Addressing
Page size
Auto Precharge Addressing
BL switch on the fly
128Mx8
A0-A13
A0-A9
BA0-2
1KB
A10/AP
A12/BC#
64Mx16
A0-A12
A0-A9
BA0-2
2KB
A10/AP
A12/BC#
SPEED BIN
Speed Option
JEDEC Speed Grade
CL-nRCD-nRP
tRCD,tRP(min)
15G
DDR3-1333G
8-8-8
12.0
125K
DDR3-1600K
11-11-11
13.75
125J
DDR3-1600J
10-10-10
12.5
107M
DDR3-1866M
13-13-13
13.91
093N
DDR3-2133N
14-14-14
13.09
Units
tCK
ns
Note: Faster speed options may be backward compatible to slower speed options. Refer to timing tables (8.3)
Copyright © 2018 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised
to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product
can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use
in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. I1
02/14/2018
1
IS43/46TR16640B, IS43/46TR16640BL
IS43/46TR81280B, IS43/46TR81280BL
1.
DDR3 PACKAGE BALLOUT
1.1 DDR3 SDRAM package ballout 78-ball BGA – x8
1
A
B
C
D
E
F
G
H
J
K
L
M
N
VSS
VSS
VDDQ
VSSQ
VREFDQ
NC
1
2
VDD
VSSQ
DQ2
DQ6
VDDQ
VSS
VDD
CS#
BA0
A3
A5
A7
RESET#
3
NC
DQ0
DQS
DQS#
DQ4
RAS#
CAS#
WE#
BA2
A0
A2
A9
A13
4
5
6
7
NU/TDQS#
DM/TDQS
DQ1
VDD
DQ7
CK
CK#
A10/AP
NC(A15)
A12/BC#
A1
A11
NC(A14)
8
VSS
VSSQ
DQ3
VSS
DQ5
VSS
VDD
ZQ
VREFCA
BA1
A4
A6
A8
9
VDD
VDDQ
VSSQ
VSSQ
VDDQ
NC
CKE
NC
VSS
VDD
VSS
VDD
VSS
ODT
NC
VSS
VDD
VSS
VDD
VSS
Note:
NC balls have no internal connection. NC(A14) and NC(A15) are one of NC pins and reserved for higher densities.
1.2 DDR3 SDRAM package ballout 96-ball BGA – x16
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
VDDQ
VSSQ
VDDQ
VSSQ
VSS
VDDQ
VSSQ
VREFDQ
NC
ODT
NC
VSS
VDD
VSS
VDD
VSS
2
DQU5
VDD
DQU3
VDDQ
VSSQ
DQL2
DQL6
VDDQ
VSS
VDD
CS#
BA0
A3
A5
A7
RESET#
3
DQU7
VSS
DQU1
DMU
DQL0
DQSL
DQSL#
DQL4
RAS#
CAS#
WE#
BA2
A0
A2
A9
NC(A13)
4
5
6
7
DQU4
DQSU#
DQSU
DQU0
DML
DQL1
VDD
DQL7
CK
CK#
A10/AP
NC(A15)
A12/BC#
A1
A11
NC(A14)
8
VDDQ
DQU6
DQU2
VSSQ
VSSQ
DQL3
VSS
DQL5
VSS
VDD
ZQ
VREFCA
BA1
A4
A6
A8
9
VSS
VSSQ
VDDQ
VDD
VDDQ
VSSQ
VSSQ
VDDQ
NC
CKE
NC
VSS
VDD
VSS
VDD
VSS
Note:
NC balls have no internal connection. NC(A13), NC(A14) and NC(A15) are one of NC pins and reserved for higher densities
.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. I1
02/14/2018
2
IS43/46TR16640B, IS43/46TR16640BL
IS43/46TR81280B, IS43/46TR81280BL
1.3 Pinout Description - JEDEC Standard
Symbol
CK, CK#
CKE
Type
Input
Input
Function
Clock: CK and CK# are differential clock inputs. All address and control input signals are
sampled on the crossing of the positive edge of CK and negative edge of CK#.
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and
device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and
Self-Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is
asynchronous for Self-Refresh exit. After VREFCA and VREFDQ have become stable during
the power on and initialization sequence, they must be maintained during all operations
(including Self-Refresh). CKE must be maintained high throughout read and write accesses.
Input buffers, excluding CK, CK#, ODT and CKE, are disabled during power-down. Input
buffers, excluding CKE, are disabled during Self-Refresh.
Chip Select: All commands are masked when CS# is registered HIGH. CS# provides for
external Rank selection on systems with multiple Ranks. CS# is considered part of the
command code.
On Die Termination: ODT (registered HIGH) enables termination resistance internal to the
DDR3 SDRAM. When enabled, ODT is only applied to each DQ, DQSU, DQSU#, DQSL,
DQSL#, DMU, and DML signal. The ODT pin will be ignored if MR1 and MR2 are programmed
to disable RTT.
Command Inputs: RAS#, CAS# and WE# (along with CS#) define the command being entered.
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is
sampled HIGH coincident with that input data during a Write access. DM is sampled on both
edges of DQS. For x8 device, the function of DM or TDQS/TDQS# is enabled by Mode
Register A11 setting in MR1.
Bank Address Inputs: BA0 - BA2 define to which bank an Active, Read, Write, or Precharge
command is being applied. Bank address also determines which mode register is to be
accessed during a MRS cycle.
Address Inputs: Provide the row address for Active commands and the column address for
Read/ Write commands to select one location out of the memory array in the respective bank.
(A10/AP and A12/BC# have additional functions; see below). The address inputs also provide
the op-code during Mode Register Set commands.
Auto-precharge: A10 is sampled during Read/Write commands to determine whether
Autoprecharge should be performed to the accessed bank after the Read/Write operation.
(HIGH: Autoprecharge; LOW: no Autoprecharge). A10 is sampled during a Precharge
command to determine whether the Precharge applies to one bank (A10 LOW) or all banks
(A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses.
Burst Chop: A12 / BC# is sampled during Read and Write commands to determine if burst chop
(on-the-fly) will be performed. (HIGH, no burst chop; LOW: burst chopped). See command truth
table for details.
Active Low Asynchronous Reset: Reset is active when RESET# is LOW, and inactive when
RESET# is HIGH. RESET# must be HIGH during normal operation. RESET# is a CMOS rail-
to-rail signal with DC high and low at 80% and 20% of VDD, i.e., 1.20V for DC high and 0.30V
for DC low.
Data Input/ Output: Bi-directional data bus.
Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered
in write data. For the x16, DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds
to the data on DQU0-DQU7. The data strobes DQS, DQSL, and DQSU are paired with
differential signals DQS#, DQSL#, and DQSU#, respectively, to provide differential pair
signaling to the system during reads and writes. DDR3 SDRAM supports differential data
strobe only and does not support single-ended.
Termination Data Strobe: TDQS/TDQS# is applicable for x8 DRAMs only. When enabled via
Mode Register A11 = 1 in MR1, the DRAM will enable the same termination resistance function
on TDQS/TDQS# that is applied to DQS/DQS#. When disabled via mode register A11 = 0 in
MR1, DM/TDQS will provide the data mask function and TDQS# is not used. x16 DRAMs must
disable the TDQS function via mode register A11 = 0 in MR1.
No Connect: No internal electrical connection is present.
DQ Power Supply: 1.5 V +/- 0.075 V for standard voltage or 1.35V +0.1V, -0.067V for low
voltage
3
CS#
Input
ODT
Input
RAS#. CAS#.
WE#
DM, (DMU),
(DML)
Input
Input
BA0 - BA2
Input
A0 - A13
Input
A10 / AP
Input
A12 / BC#
Input
RESET#
Input
DQ(DQL, DQU)
DQS,
DQS#, DQSU,
DQSU#, DQSL,
DQSL#
Input /
Output
Input /
Output
TDQS, TDQS#
Output
NC
VDDQ
Supply
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. I1
02/14/2018
IS43/46TR16640B, IS43/46TR16640BL
IS43/46TR81280B, IS43/46TR81280BL
VSSQ
VDD
VSS
VREFDQ
VREFCA
ZQ
Supply
Supply
Supply
Supply
Supply
Supply
DQ Ground
Power Supply: 1.5 V +/- 0.075 V for standard voltage or 1.35V +0.1V, -0.067V for low voltage
Ground
Reference voltage for DQ
Reference voltage for CA
Reference Pin for ZQ
Note: Input only pins (BA0-BA2, A0-A13, RAS#, CAS#, WE#, CS#, CKE, ODT, and RESET#) do not supply termination.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. I1
02/14/2018
4
IS43/46TR16640B, IS43/46TR16640BL
IS43/46TR81280B, IS43/46TR81280BL
2. FUNCTION DESCRIPTION
2.1 Simplified State Diagram
Power
applied
Power
On
Reset
Procedure
Initialization
ZQCL
From
Any state
RESET
ZQ
Calibration
ZQCL
ZQCS
MRS,MPR,
Write
Leveling
Self
Refresh
SRE
SRX
Idle
PDE
PDX
Active
Power
Down
PDX
PDE
Bank
Active
Write A
Writing
Write
Read A
Read
Activating
Precharge
Power
Down
REF
Refreshing
ACT
Write
Write
Read
Reading
Read
Write A
Write A
Writing
Read A
PRE,PREA
PRE,PREA
PRE,PREA
Read A
Reading
Precharging
Automatic
Sequence
Command
Sequence
Abbreviation
ACT
PRE
PREA
MRS
REF
ZQCL
Function
Active
Precharge
Precharge All
Mode Register Set
Refresh
ZQ Calibration Long
Abbreviation
Read
Read A
Write
Write A
RESET
ZQCS
Function
RD, RDS4, RDS8
RDA, RDAS4, RDAS8
WR, WRS4, WRS8
WRA, WRAS4, WRAS8
Start RESET Procedure
ZQ Calibration Short
Abbreviation
PDE
PDX
SRE
SRX
MPR
Function
Enter Power-down
Exit Power-down
Self-Refresh entry
Self-Refresh exit
Multi-Purpose Register
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. I1
02/14/2018
5
查看更多>
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消