首页 > 器件类别 > 存储

IS46TR16128CL-15HBLA2

DRAM Automotive 2G 1.35V DDR3 128Mx16 1333MTs

器件类别:存储   

厂商名称:ISSI(芯成半导体)

厂商官网:http://www.issi.com/

下载文档
IS46TR16128CL-15HBLA2 在线购买

供应商:

器件:IS46TR16128CL-15HBLA2

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Product Attribute
Attribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
DRAM
RoHS
Details
类型
Type
SDRAM - DDR3L
封装 / 箱体
Package / Case
BGA-96
Moisture Sensitive
Yes
工厂包装数量
Factory Pack Quantity
190
文档预览
IS43/46TR16128C, IS43/46TR16128CL,
IS43/46TR82560C, IS43/46TR82560CL
256Mx8, 128Mx16 2Gb DDR3 SDRAM
FEATURES
Standard Voltage: V
DD
and V
DDQ
= 1.5V ± 0.075V
Low Voltage (L):
V
DD
and V
DDQ
= 1.35V + 0.1V, -0.067V
- Backward compatible to 1.5V
High speed data transfer rates with system
frequency up to 933 MHz
8 internal banks for concurrent operation
8n-Bit pre-fetch architecture
Programmable CAS Latency
Programmable Additive Latency: 0, CL-1,CL-2
Programmable CAS WRITE latency (CWL) based
on tCK
Programmable Burst Length: 4 and 8
Programmable Burst Sequence: Sequential or
Interleave
BL switch on the fly
Auto Self Refresh(ASR)
Self Refresh Temperature(SRT)
Refresh Interval:
7.8 us (8192 cycles/64 ms) Tc= -40°C to 85°C
3.9 us (8192 cycles/32 ms) Tc= 85°C to 105°C
JUNE 2017
Partial Array Self Refresh
Asynchronous RESET pin
TDQS (Termination Data Strobe) supported (x8
only)
OCD (Off-Chip Driver Impedance Adjustment)
Dynamic ODT (On-Die Termination)
Driver strength : RZQ/7, RZQ/6 (RZQ = 240 Ω)
Write Leveling
Up to 200 MHz in DLL off mode
Operating temperature:
Commercial (T
C
= 0°C to +95°C)
Industrial (T
C
= -40°C to +95°C)
Automotive, A1 (T
C
= -40°C to +95°C)
Automotive, A2 (T
C
= -40°C to +105°C)
OPTIONS
Configuration:
256Mx8
128Mx16
Package:
96-ball BGA (9mm x 13mm) for x16
78-ball BGA (8mm x 10.5mm) for x8
ADDRESS TABLE
Parameter
Row Addressing
Column Addressing
Bank Addressing
Page size
Auto Precharge
Addressing
BL switch on the fly
256Mx8
A0-A14
A0-A9
BA0-2
1KB
A10/AP
A12/BC#
128Mx16
A0-A13
A0-A9
BA0-2
2KB
A10/AP
A12/BC#
SPEED BIN
Speed Option
JEDEC Speed Grade
CL-nRCD-nRP
tRCD,tRP(min)
15H
DDR3-1333H
9-9-9
13.5
125K
DDR3-1600K
11-11-11
13.75
107M
Units
DDR3-1866M
13-13-13
13.91
tCK
ns
Note: Faster speed options are backward compatible to slower speed options.
Copyright © 2017 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised
to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product
can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use
in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. E
06/12/2017
1
IS43/46TR16128C, IS43/46TR16128CL,
IS43/46TR82560C, IS43/46TR82560CL
1. DDR3 PACKAGE BALLOUT
1.1 DDR3 SDRAM package ballout 78-ball BGA – x8
A
B
C
D
E
F
G
H
J
K
L
M
N
1
VSS
VSS
VDDQ
VSSQ
VREFDQ
NC
1
ODT
NC
VSS
VDD
VSS
VDD
VSS
2
VDD
VSSQ
DQ2
DQ6
VDDQ
VSS
VDD
CS#
BA0
A3
A5
A7
RESET#
3
NC
DQ0
DQS
DQS#
DQ4
RAS#
CAS#
WE#
BA2
A0
A2
A9
A13
4
5
6
7
NU/TDQS#
DM/TDQS
DQ1
VDD
DQ7
CK
CK#
A10/AP
NC(A15)
A12/BC#
A1
A11
A14
8
VSS
VSSQ
DQ3
VSS
DQ5
VSS
VDD
ZQ
VREFCA
BA1
A4
A6
A8
9
VDD
VDDQ
VSSQ
VSSQ
VDDQ
NC
CKE
NC
VSS
VDD
VSS
VDD
VSS
Note:
NC balls have no internal connection. NC(A15) is one of NC pins and reserved for higher densities.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. E
06/12/2017
2
IS43/46TR16128C, IS43/46TR16128CL,
IS43/46TR82560C, IS43/46TR82560CL
1.2 DDR3 SDRAM package ballout 96-ball BGA – x16
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
1
VDDQ
VSSQ
VDDQ
VSSQ
VSS
VDDQ
VSSQ
VREFDQ
NC
ODT
NC
VSS
VDD
VSS
VDD
VSS
2
DQU5
VDD
DQU3
VDDQ
VSSQ
DQL2
DQL6
VDDQ
VSS
VDD
CS#
BA0
A3
A5
A7
RESET#
3
DQU7
VSS
DQU1
DMU
DQL0
DQSL
DQSL#
DQL4
RAS#
CAS#
WE#
BA2
A0
A2
A9
A13
4
5
6
7
DQU4
DQSU#
DQSU
DQU0
DML
DQL1
VDD
DQL7
CK
CK#
A10/AP
NC(A15)
A12/BC#
A1
A11
NC(A14)
8
VDDQ
DQU6
DQU2
VSSQ
VSSQ
DQL3
VSS
DQL5
VSS
VDD
ZQ
VREFCA
BA1
A4
A6
A8
9
VSS
VSSQ
VDDQ
VDD
VDDQ
VSSQ
VSSQ
VDDQ
NC
CKE
NC
VSS
VDD
VSS
VDD
VSS
Note:
NC balls have no internal connection. NC(A14) and NC(A15) are one of NC pins and reserved for higher densities.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. E
06/12/2017
3
IS43/46TR16128C, IS43/46TR16128CL,
IS43/46TR82560C, IS43/46TR82560CL
1.3 Pinout Description - JEDEC Standard
Symbol
CK, CK#
CKE
Type
Input
Input
Function
Clock: CK and CK# are differential clock inputs. All address and control input signals are
sampled on the crossing of the positive edge of CK and negative edge of CK#.
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device
input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-
Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is
asynchronous for Self-Refresh exit. After VREFCA and VREFDQ have become stable during the
power on and initialization sequence, they must be maintained during all operations (including
Self-Refresh). CKE must be maintained high throughout read and write accesses. Input buffers,
excluding CK, CK#, ODT and CKE, are disabled during power-down. Input buffers, excluding
CKE, are disabled during Self-Refresh.
Chip Select: All commands are masked when CS# is registered HIGH. CS# provides for external
Rank selection on systems with multiple Ranks. CS# is considered part of the command code.
On Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR3
SDRAM. When enabled, ODT is only applied to each DQ, DQSU, DQSU#, DQSL, DQSL#, DMU,
and DML signal. The ODT pin will be ignored if MR1 and MR2 are programmed to disable RTT.
Command Inputs: RAS#, CAS# and WE# (along with CS#) define the command being entered.
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is
sampled HIGH coincident with that input data during a Write access. DM is sampled on both
edges of DQS. For x8 device, the function of DM or TDQS/TDQS# is enabled by Mode Register
A11 setting in MR1.
Bank Address Inputs: BA0 - BA2 define to which bank an Active, Read, Write, or Precharge
command is being applied. Bank address also determines which mode register is to be accessed
during a MRS cycle.
Address Inputs: Provide the row address for Active commands and the column address for Read/
Write commands to select one location out of the memory array in the respective bank. (A10/AP
and A12/BC# have additional functions; see below). The address inputs also provide the op-code
during Mode Register Set commands.
Auto-precharge: A10 is sampled during Read/Write commands to determine whether
Autoprecharge should be performed to the accessed bank after the Read/Write operation.
(HIGH: Autoprecharge; LOW: no Autoprecharge). A10 is sampled during a Precharge command
to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If
only one bank is to be precharged, the bank is selected by bank addresses.
Burst Chop: A12 / BC# is sampled during Read and Write commands to determine if burst chop
(on-the-fly) will be performed. (HIGH, no burst chop; LOW: burst chopped). See command truth
table for details.
Active Low Asynchronous Reset: Reset is active when RESET# is LOW, and inactive when
RESET# is HIGH. RESET# must be HIGH during normal operation. RESET# is a CMOS rail- to-
rail signal with DC high and low at 80% and 20% of VDD, i.e., 1.20V for DC high and 0.30V for
DC low.
Data Input/ Output: Bi-directional data bus.
Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered
in write data. For the x16, DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds to
the data on DQU0-DQU7. The data strobes DQS, DQSL, and DQSU are paired with differential
signals DQS#, DQSL#, and DQSU#, respectively, to provide differential pair signaling to the
system during reads and writes. DDR3 SDRAM supports differential data strobe only and does
not support single-ended.
Termination Data Strobe: TDQS/TDQS# is applicable for x8 DRAMs only. When enabled via
Mode Register A11 = 1 in MR1, the DRAM will enable the same termination resistance function
on TDQS/TDQS# that is applied to DQS/DQS#. When disabled via mode register A11 = 0 in
MR1, DM/TDQS will provide the data mask function and TDQS# is not used. x16 DRAMs must
disable the TDQS function via mode register A11 = 0 in MR1.
No Connect: No internal electrical connection is present.
CS#
ODT
Input
Input
RAS#. CAS#.
WE#
DM, (DMU),
(DML)
Input
Input
BA0 - BA2
Input
A0 - A14
Input
A10 / AP
Input
A12 / BC#
Input
RESET#
Input
DQ( DQL, DQU)
DQS,
DQS#, DQSU,
DQSU#, DQSL,
DQSL#
Input / Output
Input / Output
TDQS, TDQS#
Output
NC
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. E
06/12/2017
4
IS43/46TR16128C, IS43/46TR16128CL,
IS43/46TR82560C, IS43/46TR82560CL
VDDQ
VSSQ
VDD
VSS
VREFDQ
VREFCA
ZQ
Supply
Supply
Supply
Supply
Supply
Supply
Supply
DQ Power Supply: 1.5 V +/- 0.075 V for standard voltage or 1.35V +0.1V, -0.067V for low voltage
DQ Ground
Power Supply: 1.5 V +/- 0.075 V for standard voltage or 1.35V +0.1V, -0.067V for low voltage
Ground
Reference voltage for DQ
Reference voltage for CA
Reference Pin for ZQ calibration
Note: Input only pins (BA0-BA2, A0-A14, RAS#, CAS#, WE#, CS#, CKE, ODT, and RESET#) do not supply termination.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. E
06/12/2017
5
查看更多>
参数对比
与IS46TR16128CL-15HBLA2相近的元器件有:IS46TR16128C-125KBLA2、IS43TR16128C-125KBL、IS43TR82560C-15HBLI、IS43TR82560CL-15HBLI、IS43TR82560CL-125KBLI、IS43TR16128CL-125KBL-TR、IS43TR16128C-15HBLI、IS43TR82560CL-125KBL-TR、IS43TR16128CL-15HBL。描述及对比如下:
型号 IS46TR16128CL-15HBLA2 IS46TR16128C-125KBLA2 IS43TR16128C-125KBL IS43TR82560C-15HBLI IS43TR82560CL-15HBLI IS43TR82560CL-125KBLI IS43TR16128CL-125KBL-TR IS43TR16128C-15HBLI IS43TR82560CL-125KBL-TR IS43TR16128CL-15HBL
描述 DRAM Automotive 2G 1.35V DDR3 128Mx16 1333MTs DRAM Automotive 2G 1.5V DDR3 128Mx16 1600MTs DRAM 2G 128Mx16 1600MT/s DDR3 1.5V DRAM 2G 256Mx8 1333MT/s DDR3 1.5V DRAM 2G 256Mx8 1333MT/s DDR3L 1.35V DDR DRAM, 256MX8, CMOS, PBGA78, FBGA-78 DRAM 2G 128Mx16 1600MT/s DDR3L 1.35V DRAM 2G 128Mx16 1333MT/s DDR3 1.5V DDR DRAM, DRAM 2G 128Mx16 1333MT/s DDR3L 1.35V
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value - Attribute Value Attribute Value - Attribute Value
制造商
Manufacturer
ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) - ISSI(芯成半导体) ISSI(芯成半导体) - ISSI(芯成半导体)
产品种类
Product Category
DRAM DRAM DRAM DRAM DRAM - DRAM DRAM - DRAM
RoHS Details Details Details Details Details - Details Details - Details
类型
Type
SDRAM - DDR3L SDRAM - DDR3 SDRAM - DDR3 SDRAM - DDR3 SDRAM - DDR3L - SDRAM - DDR3L SDRAM - DDR3 - SDRAM - DDR3L
封装 / 箱体
Package / Case
BGA-96 BGA-96 BGA-96 BGA-78 BGA-78 - BGA-96 BGA-96 - BGA-96
Moisture Sensitive Yes Yes Yes Yes Yes - Yes Yes - Yes
工厂包装数量
Factory Pack Quantity
190 190 190 242 242 - 1500 190 - 190
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消