首页 > 器件类别 > 存储 > 存储

K4H510438F-HLB30

DDR DRAM, 128MX4, 0.7ns, CMOS, PBGA60, HALOGEN FREE AND ROHS COMPLIANT, FBGA-60

器件类别:存储    存储   

厂商名称:SAMSUNG(三星)

厂商官网:http://www.samsung.com/Products/Semiconductor/

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
SAMSUNG(三星)
零件包装代码
BGA
包装说明
TBGA, BGA60,9X12,40/32
针数
60
Reach Compliance Code
unknown
ECCN代码
EAR99
访问模式
FOUR BANK PAGE BURST
最长访问时间
0.7 ns
其他特性
AUTO/SELF REFRESH
最大时钟频率 (fCLK)
166 MHz
I/O 类型
COMMON
交错的突发长度
2,4,8
JESD-30 代码
R-PBGA-B60
JESD-609代码
e1
长度
12 mm
内存密度
536870912 bit
内存集成电路类型
DDR DRAM
内存宽度
4
湿度敏感等级
3
功能数量
1
端口数量
1
端子数量
60
字数
134217728 words
字数代码
128000000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
128MX4
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
TBGA
封装等效代码
BGA60,9X12,40/32
封装形状
RECTANGULAR
封装形式
GRID ARRAY, THIN PROFILE
峰值回流温度(摄氏度)
260
电源
2.5 V
认证状态
Not Qualified
刷新周期
8192
座面最大高度
1.2 mm
自我刷新
YES
连续突发长度
2,4,8
最大待机电流
0.005 A
最大压摆率
0.36 mA
最大供电电压 (Vsup)
2.7 V
最小供电电压 (Vsup)
2.3 V
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
Tin/Silver/Copper (Sn/Ag/Cu)
端子形式
BALL
端子节距
1 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
9 mm
文档预览
K4H510438F
K4H510838F
K4H511638F
DDR SDRAM
512Mb F-die DDR SDRAM Specification
60 FBGA
with Lead-Free & Halogen-Free
(RoHS compliant)
INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS,
AND IS SUBJECT TO CHANGE WITHOUT NOTICE. NOTHING IN THIS DOCUMENT SHALL BE
CONSTRUED AS GRANTING ANY LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHER-
WISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOL-
OGY. ALL INFORMATION IN THIS DOCUMENT IS PROVIDED ON AS "AS IS" BASIS WITHOUT
GUARANTEE OR WARRANTY OF ANY KIND.
1. For updates or additional information about Samsung products, contact your nearest Samsung office.
2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar
applications where Product failure could result in loss of life or personal or physical harm, or any military or
defense application, or any governmental procurement to which special terms or provisions may apply.
* Samsung Electronics reserves the right to change products or specification without notice.
1 of 24
Rev. 1.1 November 2008
K4H510438F
K4H510838F
K4H511638F
DDR SDRAM
Table of Contents
1.0 Key Features ...............................................................................................................................4
2.0 Ordering Information ...................................................................................................................4
3.0 Operating Frequencies................................................................................................................4
4.0 Pin Description ...........................................................................................................................5
5.0 Package Physical Dimension ....................................................................................................6
6.0 Block Diagram (32Mbit x4 / 16Mbit x8 / 8Mbit x16 I/O x4 Banks).............................................7
7.0 Input/Output Function Description ............................................................................................8
8.0 Command Truth Table.................................................................................................................9
9.0 General Description...................................................................................................................10
10.0 Absolute Maximum Rating .....................................................................................................10
11.0 DC Operating Conditions ........................................................................................................10
12.0 DDR SDRAM IDD Spec Items & Test Conditions ..................................................................11
13.0 Input/Output Capacitance ......................................................................................................11
14.0 Detailed Test Condition for DDR SDRAM IDD1 & IDD7A ....................................................12
15.0 DDR SDRAM IDD Spec Table .................................................................................................13
16.0 AC Operating Conditions .......................................................................................................14
17.0 AC Overshoot/Undershoot Specification for Address and Control Pins ..........................14
18.0 Overshoot/Undershoot Specification for Data, Strobe and Mask Pins ..............................15
19.0 AC Timming Parameters & Specifications ...........................................................................16
20.0 System Characteristics for DDR SDRAM ..............................................................................17
21.0 Component Notes ....................................................................................................................18
22.0 System Notes ..........................................................................................................................20
23.0 IBIS : I/V Characteristics for Input and Output Buffers ........................................................21
2 of 24
Rev. 1.1 November 2008
K4H510438F
K4H510838F
K4H511638F
DDR SDRAM
Year
2008
2008
2008
- Release Rev1.0 Spec.
- Typo Correction
- Add operation frequency of DDR266 @ CL2 on page 4
History
Revision History
Revision
1.0
1.01
1.1
Month
August
August
November
3 of 24
Rev. 1.1 November 2008
K4H510438F
K4H510838F
K4H511638F
DDR SDRAM
1.0 Key Features
• V
DD
: 2.5V ± 0.2V, V
DDQ
: 2.5V ± 0.2V for DDR333
• V
DD
: 2.6V ± 0.1V, V
DDQ
: 2.6V ± 0.1V for DDR400
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe [DQS] (x4,x8) & [L(U)DQS] (x16)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency : DDR333(2.5 Clock), DDR400(3 Clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM for write masking only (x16)
• DM for write masking only (x4, x8)
• Auto & Self refresh
• 7.8us refresh interval(8K/64ms refresh)
• Maximum burst refresh cycle : 8
• 60Ball FBGA
Lead-Free & Halogen-Free
package
RoHS compliant
2.0 Ordering Information
Part No.
K4H510438F-HC/LCC
K4H510438F-HC/LB3
K4H510838F-HC/LCC
K4H510838F-HC/LB3
K4H511638F-HC/LCC
K4H511638F-HC/LB3
Org.
128M x 4
64M x 8
32M x 16
Max Freq.
CC(DDR400@CL=3)
B3(DDR333@CL=2.5)
CC(DDR400@CL=3)
B3(DDR333@CL=2.5)
CC(DDR400@CL=3)
B3(DDR333@CL=2.5)
Interface
SSTL2
SSTL2
SSTL2
Package
60ball FBGA
Lead-Free & Halogen-Free
60ball FBGA
Lead-Free & Halogen-Free
60ball FBGA
Lead-Free & Halogen-Free
3.0 Operating Frequencies
CC(DDR400@CL=3)
Speed @CL2
Speed @CL2.5
Speed @CL3
CL-tRCD-tRP
-
166MHz
200MHz
3-3-3
B3(DDR333@CL=2.5)
133MHz
166MHz
-
2.5-3-3
4 of 24
Rev. 1.1 November 2008
K4H510438F
K4H510838F
K4H511638F
DDR SDRAM
4.0 Ball Description
(Top
View)
128M x 4
9
8
7
3
2
1
V
DDQ
NC
V
DD
A
V
SS
NC
V
SSQ
NC
V
SSQ
DQ0
B
DQ3
V
DDQ
NC
NC
V
DDQ
NC
C
NC
V
SSQ
NC
NC
V
SSQ
DQ1
D
DQ2
V
DDQ
NC
NC
V
DDQ
NC
E
DQS
V
SSQ
NC
NC
V
DD
NC
F
DM
V
SS
V
REF
CAS
WE
G
CK
CK
CS
RAS
H
CKE
A12
BA0
BA1
J
A9
A11
A10/AP
A0
K
A7
A8
A1
A2
L
A5
A6
A3
V
DD
M
V
SS
A4
64M x 8
9
8
7
3
2
1
V
DDQ
DQ0
V
DD
A
V
SS
DQ7
V
SSQ
NC
V
SSQ
DQ1
B
DQ6
V
DDQ
NC
NC
V
DDQ
DQ2
C
DQ5
V
SSQ
NC
NC
V
SSQ
DQ3
D
DQ4
V
DDQ
NC
NC
V
DDQ
NC
E
DQS
V
SSQ
NC
NC
V
DD
NC
F
DM
V
SS
V
REF
CAS
WE
G
CK
CK
CS
RAS
H
CKE
A12
BA0
BA1
J
A9
A11
A10/AP
A0
K
A7
A8
A1
A2
L
A5
A6
A3
V
DD
M
V
SS
A4
32M x 16
9
8
7
3
2
1
V
DDQ
DQ0
V
DD
A
V
SS
DQ15
V
SSQ
DQ1
V
SSQ
DQ2
B
DQ13
V
DDQ
DQ14
DQ3
V
DDQ
DQ4
C
DQ11
V
SSQ
DQ12
DQ5
V
SSQ
DQ6
D
DQ9
V
DDQ
DQ10
DQ7
V
DDQ
LDQS
E
UDQS
V
SSQ
DQ8
NC
V
DD
LDM
F
UDM
V
SS
V
REF
CAS
WE
G
CK
CK
CS
RAS
H
CKE
A12
BA0
BA1
J
A9
A11
A10/AP
A0
K
A7
A8
A1
A2
L
A5
A6
A3
V
DD
M
V
SS
A4
Organization
128Mx4
64Mx8
32Mx16
Row Address
A0~A12
A0~A12
A0~A12
Column Address
A0-A9, A11, A12
A0-A9, A11
A0-A9
DM is internally loaded to match DQ and DQS identically.
Row & Column address configuration
5 of 24
Rev. 1.1 November 2008
查看更多>
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消