首页 > 器件类别 > 存储 > 存储

K7P323666M-HC250

Late-Write SRAM, 1MX36, 2ns, CMOS, PBGA119, 14 X 22 MM, 1.27 MM PITCH, BGA-119

器件类别:存储    存储   

厂商名称:SAMSUNG(三星)

厂商官网:http://www.samsung.com/Products/Semiconductor/

下载文档
器件参数
参数名称
属性值
厂商名称
SAMSUNG(三星)
零件包装代码
BGA
包装说明
BGA,
针数
119
Reach Compliance Code
unknown
ECCN代码
3A991.B.2.A
最长访问时间
2 ns
其他特性
PIPELINED ARCHITECTURE, IT CAN ALSO OPERATE AT 1.8V SUPPLY
JESD-30 代码
R-PBGA-B119
长度
22 mm
内存密度
37748736 bit
内存集成电路类型
LATE-WRITE SRAM
内存宽度
36
功能数量
1
端子数量
119
字数
1048576 words
字数代码
1000000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
1MX36
封装主体材料
PLASTIC/EPOXY
封装代码
BGA
封装形状
RECTANGULAR
封装形式
GRID ARRAY
并行/串行
PARALLEL
认证状态
Not Qualified
座面最大高度
2.21 mm
最大供电电压 (Vsup)
2.63 V
最小供电电压 (Vsup)
2.37 V
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子形式
BALL
端子节距
1.27 mm
端子位置
BOTTOM
宽度
14 mm
文档预览
K7P323666M
K7P321866M
1Mx36 & 2Mx18 SRAM
32Mb M-die LW SRAM Specification
119BGA with Pb & Pb-Free
(RoHS compliant)
INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS,
AND IS SUBJECT TO CHANGE WITHOUT NOTICE.
NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE,
EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE,
TO ANY INTELLECTUAL PROPERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOLOGY.
ALL INFORMATION IN THIS DOCUMENT IS PROVIDED
ON AS "AS IS" BASIS WITHOUT GUARANTEE OR WARRANTY OF ANY KIND.
1. For updates or additional information about Samsung products, contact your nearest Samsung office.
2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or simi-
lar applications where Product failure could result in loss of life or personal or physical harm, or any military
or defense application, or any governmental procurement to which special terms or provisions may apply.
* Samsung Electronics reserves the right to change products or specification without notice.
-1-
Dec. 2005
Rev 1.2
K7P323666M
K7P321866M
Document Title
1Mx36 & 2Mx18 Synchronous Pipelined SRAM
1Mx36 & 2Mx18 SRAM
Revision History
Rev. No.
Rev. 0.0
Rev. 0.1
History
- Initial Document
- x18 Organization Package Pin Configuration corrected(2T,4T, 6T)
JTAG Instruction Coding 101 changed from Bypass to Private
- Absolute maximum ratings are changed
V
DD
: 2.815 - > 3.13
- Recommended DC operating conditions are changed
V
REF
/ V
CM
-CLK : 0.68 - > 0.6, 0.95 - > 0.9
Max V
DIF-CLK
: V
DDQ
+0.3 -> V
DDQ
+0.6
- DC characteristics is changed
I
SBZZ
: 150 - > 128
- AC Characteristics are changed
T
AVKH
/ T
DVKH
/ T
WVKH
/ T
SVKH
: 0.4 / 0.5 / 0.5 - > 0.3 / 0.3 / 0.3
T
KHAX
/ T
KHDX
/ T
KHWX
/ T
KHSX
: 0.5 / 0.5 / 0.5 - > 0.5 / 0.5 / 0.5
Draft Date
Jan. 2002
Jan. 2002
Remark
Advance
Advance
Rev. 0.2
Feb. 2003
Advance
Rev. 0.3
- PACKAGE PIN CONFIGURATION are changed
Numbering each SA pins.
- AC Characteristics are changed
T
KHQV (-33)
: 0.5 - > 0.6
- PIN CAPACITANCE is changed
Add Clock Pin capacitance
- Correct typo
V
DD ->
V
DDQ
: in MODE CONTROL at page4
- Fill the themal Data
- Remove 333MHz Bin
- Add Pb free.
- Modify package dimensions
Feb. 2003
Advance
Rev. 0.4
Mar. 2003
Advance
Rev. 0.5
May 2003
Advance
Rev. 0.6
Sep. 2003
Advance
Rev. 1.0
Sep. 2004
Final
Rev. 1.1
Rev. 1.2
Oct. 2005
Dec. 2005
Final
Final
The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the
right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters
of this device. If you have any questions, please contact the SAMSUNG branch office near your office, call or cortact Headquarters.
-2-
Dec. 2005
Rev 1.2
K7P323666M
K7P321866M
1Mx36 & 2Mx18 Synchronous Pipelined SRAM
FEATURES
• 1Mx36 or 2Mx18 Organizations.
• 2.5V Core/1.5V Output Power Supply (1.9V max V
DDQ
).
• HSTL Input and Output Levels.
• Differential, HSTL Clock Inputs K, K.
• Synchronous Read and Write Operation
• Registered Input and Registered Output
• Internal Pipeline Latches to Support Late Write.
• Byte Write Capability(four byte write selects, one for each 9bits)
• Synchronous or Asynchronous Output Enable.
• Power Down Mode via ZZ Signal.
• Programmable Impedance Output Drivers.
• JTAG 1149.1 Compatible Test Access port.
• 119(7x17)Pin Ball Grid Array Package(14mmx22mm).
Org.
1Mx36
2Mx18
1Mx36 & 2Mx18 SRAM
Part Number
K7P323666M-H(G)C30
K7P323666M-H(G)C25
K7P321866M-H(G)C30
K7P321866M-H(G)C25
Maximum
Frequency
300MHz
250MHz
300MHz
250MHz
Access
Time
1.6
2.0
1.6
2.0
* G : Lead free package
FUNCTIONAL BLOCK DIAGRAM
SA[0:19] or SA[0:20]
CK
SS
SW
Latch
SWx
Register
SWx
Register
Latch
SW
Register
SW
Register
Read
Address
Register
1
Write
Address
Register
0
Row Decoder
1Mx36
or
2Mx18
Array
Column Decoder
Write/Read Circuit
SWx
(x=a, b, c, d)
or (x=a, b)
0
1
Data In
Register
SS
Register
SS
Register
Data Out
Register
G
ZZ
K
K
CK
DQx[1:9]
(x=a, b, c, d)
or (x=a, b)
PIN DESCRIPTION
Pin Name
K, K
SAn
DQn
SW
SWa
SWb
SWc
SWd
ZZ
V
DD
V
DDQ
Pin Description
Differential Clocks
Synchronous Address Input
Bi-directional Data Bus
Synchronous Global Write Enable
Synchronous Byte a Write Enable
Synchronous Byte b Write Enable
Synchronous Byte c Write Enable
Synchronous Byte d Write Enable
Asynchronous Power Down
Core Power Supply
Output Power Supply
Pin Name
V
REF
M
1
, M
2
G
SS
TCK
TMS
TDI
TDO
ZQ
V
SS
NC
Pin Description
HSTL Input Reference Voltage
Read Protocol Mode Pins ( M
1
=V
SS
, M
2
=V
DDQ
)
Asynchronous Output Enable
Synchronous Select
JTAG Test Clock
JTAG Test Mode Select
JTAG Test Data Input
JTAG Test Data Output
Output Driver Impedance Control
GND
No Connection
-3-
Dec. 2005
Rev 1.2
K7P323666M
K7P321866M
PACKAGE PIN CONFIGURATIONS
(TOP VIEW)
K7P323666M(1Mx36)
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
DDQ
NC
NC
DQc
8
DQc
6
V
DDQ
DQc
3
DQc
1
V
DDQ
DQd
1
DQd
3
V
DDQ
DQd
6
DQd
8
NC
NC
V
DDQ
2
SA
13
SA
18
SA
12
DQc
9
DQc
7
DQc
5
DQc
4
DQc
2
V
DD
DQd
2
DQd
4
DQd
5
DQd
7
DQd
9
SA
15
NC
TMS
3
SA
10
SA
9
SA
11
V
SS
V
SS
V
SS
SWc
V
SS
V
REF
V
SS
SWd
V
SS
V
SS
V
SS
M
1
SA
14
TDI
4
NC
SA
19
V
DD
ZQ
SS
G
NC
NC
V
DD
K
K
SW
SA
0
SA
1
V
DD
SA
16
TCK
1Mx36 & 2Mx18 SRAM
5
SA
7
SA
8
SA
6
V
SS
V
SS
V
SS
SWb
V
SS
V
REF
V
SS
SWa
V
SS
V
SS
V
SS
M
2
SA
3
TDO
6
SA
4
SA
17
SA
5
DQb
9
DQb
7
DQb
5
DQb
4
DQb
2
V
DD
DQa
2
DQa
4
DQa
5
DQa
7
DQa
9
SA
2
NC
NC
7
V
DDQ
NC
NC
DQb
8
DQb
6
V
DDQ
DQb
3
DQb
1
V
DDQ
DQa
1
DQa
3
V
DDQ
DQa
6
DQa
8
NC
ZZ
V
DDQ
K7P321866M(2Mx18)
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
DDQ
NC
NC
DQb
1
NC
V
DDQ
NC
DQb
4
V
DDQ
NC
DQb
6
V
DDQ
DQb
8
NC
NC
NC
V
DDQ
2
SA
13
SA
19
SA
12
NC
DQb
2
NC
DQb
3
NC
V
DD
DQb
5
NC
DQb
7
NC
DQb
9
SA
15
SA
18
TMS
3
SA
10
SA
9
SA
11
V
SS
V
SS
V
SS
SWb
V
SS
V
REF
V
SS
NC
V
SS
V
SS
V
SS
M
1
SA
14
TDI
4
NC
SA
20
V
DD
ZQ
SS
G
NC
NC
V
DD
K
K
SW
SA
0
SA
1
V
DD
NC
TCK
5
SA
7
SA
8
SA
6
V
SS
V
SS
V
SS
NC
V
SS
V
REF
V
SS
SWa
V
SS
V
SS
V
SS
M
2
SA
3
TDO
6
SA
4
SA
17
SA
5
DQa
9
NC
DQa
7
NC
DQa
5
V
DD
NC
DQa
3
NC
DQa
2
NC
SA
2
SA
16
NC
7
V
DDQ
NC
NC
NC
DQa
8
V
DDQ
DQa
6
NC
V
DDQ
DQa
4
NC
V
DDQ
NC
DQa
1
NC
ZZ
V
DDQ
-4-
Dec. 2005
Rev 1.2
K7P323666M
K7P321866M
FUNCTION DESCRIPTION
1Mx36 & 2Mx18 SRAM
The K7P323666M and K7P321866M are 37,748,736 bit Synchronous Pipeline Mode SRAM. It is organized as 1,048,576 words of
36 bits(or 2,097,152 words of 18 bits)and is implemented in SAMSUNG′s advanced CMOS technology.
Single differential HSTL level K clocks are used to initiate the read/write operation and all internal operations are self-timed. At the
rising edge of K clock, All addresses, Write Enables, Synchronous Select and Data Ins are registered internally. Data outs are
updated from output registers edge of the next rising edge of the K clock. An internal write data buffer allows write data to follow one
cycle after addresses and controls. The package is 119(7x17) Ball Grid Array with balls on a 1.27mm pitch.
During reads, the address is registered during the frist clock edge, the internal array is read between this first edge and the second
edge, and data is captured in the output register and driven to the CPU during the second clock edge. SS is driven low during this
cycle, signaling that the SRAM should drive out the data.
During consecutive read cycles where the address is the same, the data output must be held constant without any glitches. This
characteristic is because the SRAM will be read by devices that will operate slower than the SRAM frequency and will require multi-
ple SRAM cycles to perform a single read operation.
Read Operation
Write(Store) Operation
All addresses and SW are sampled on the clock rising edge. SW is low on the rising clock. Write data is sampled on the rising clock,
one cycle after write address and SW have been sampled by the SRAM. SS will be driven low during the same cycle that the
Address, SW and SW[a:d] are valid to signal that a valid operation is on the Address and Control Input.
Pipelined write are supported. This is done by using write data buffers on the SRAM that capture the write addresses on one write
cycle, and write the array on the next write cycle. The "next write cycle" can actually be many cycles away, broken by a series of
read cycles. Byte writes are supported. The byte write signals SW[a:d] signal which 9-bit bytes will be writen. Timing of SW[a:d] is the
same as the SW signal.
Since write data is not fully written into the array on first write cycle, there is a need to sense the address in case a future read is to be
done from the location that has not been written yet. For this case, the address comparator check to see if the new read address is
the same as the contents of the stored write address Latch. If the contents match, the read data must be supplied from the stored
write data latch with standard read timing. If there is no match, the read data comes from the SRAM array. The bypassing of the
SRAM array occurs on a byte by byte basis. If one byte is written and the other bytes are not, read data from the last written will have
new byte data from the write data buffer and the other bytes from the SRAM array.
Bypass Read Operation
Programmable Impedance Output Buffer Operation
This HSTL Late Write SRAM has been designed with programmable impedance output buffers. The SRAMs output buffer impedance
can be adjusted to match the system data bus impedance, by connecting a external resistor (RQ) between the ZQ pin of the SRAM
and V
SS
. The value of RQ must be five times the value of the intended line impedance driven by the SRAM. For example, a 250
resistor will give an output buffer impedance of 50
. The allowable range of RQ is from 175
to 350
. Internal circuits evaluate and
periodically adjust the output buffer impedance, as the impedance is affected by drifts in supply voltage and temperature. One evalu-
ation occurs every 32 clock cycles, with each evaluation moving the output buffer impedance level only one step at a time toward the
optimum level. Impedance updates occur when the SRAM is in High-Z state, and thus are triggered by write and deselect operations.
Updates will also be triggered with G HIGH initiated High-Z state, providing the specified G setup and hold times are met. Impedance
match is not instantaneous upon power-up. In order to guarantee optimum output driver impedance, the SRAM requires a minimum
number of non-read cycles (1,024) after power-up. The output buffers can also be programmed in a minimum impedance configura-
tion by connecting ZQ to V
SS
or V
DDQ
.
Mode Control
There are two mode control select pins (M
1
and M
2
) used to set the proper read protocol. This SRAM supports single clock pipelined
operating mode. For proper specified device operation, M
1
must be connected to V
SS
and M
2
must be connected to V
DDQ
. These
mode pins must be set at power-up and must not change during device operation.
Power-Up/Power-Down Supply Voltage Sequencing
The following power-up supply voltage application is recommended: V
SS
, V
DD
, V
DDQ
, V
REF
, then V
IN
. V
DD
and V
DDQ
can be applied
simultaneously, as long as V
DDQ
does not exceed V
DD
by more than 0.5V during power-up. The following power-down supply voltage
removal sequence is recommended: V
IN
, V
REF
, V
DDQ
, V
DD
, V
SS
. V
DD
and V
DDQ
can be removed simultaneously, as long as V
DDQ
does not exceed V
DD
by more than 0.5V during power-down.
Sleep Mode
Sleep mode is a low power mode initiated by bringing the asynchronous ZZ pin high. During sleep mode, all other inputs are ignored
and outputs are brought to a High-Impedance state. Sleep mode current and output High-Z are guaranteed after the specified sleep
mode enable time. During sleep mode the memory array data content is preserved. Sleep mode must not be initiated until after all
pending operations have completed, as any pending operation is not guaranteed to properly complete after sleep mode is initiated.
Normal operations can be resumed by bringing the ZZ pin low, but only after the specified sleep mode recovery time.
-5-
Dec. 2005
Rev 1.2
查看更多>
互联网有哪些岗位还能吃香?
不管2023年就业行情如何被评价、讨论或贬低,但不争的事实是,互联网依旧比其他各行业领先许多,无论...
huaqingyuanjian 编程基础
UART调试MODBUS协议
M4芯片UART模块调试。 MODBUS协议调试出现的问题: 1、波特率低于14400,响...
笨笨丁2018 微控制器 MCU
[急!!!]怎么会这样呢?
代码如下:BYTE *buf=NULL; int bufLen = m_strSend.G...
SDFSADFSAD 嵌入式系统
小议单片机控制的开关电源
单片机控制开关电源,单从对电源输出的控制来说,可以有几种控制方式。 其一是单片机输出一个电压(经DA...
破茧佼龙 电源技术
stm32f103c8t6定时器1遇到的诡异问题
stmf103c8t6定时器1遇到的诡异问题: 1. 想通过定时器1产生1s的中断用作计...
ywfw30 stm32/stm8
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消