首页 > 器件类别 >

LH540215

512 x 18 / 1024 x 18 Synchronous FIFO

厂商名称:SHARP

厂商官网:http://sharp-world.com/products/device/

下载文档
文档预览
LH540215/25
FEATURES
Fast Cycle Times: 20/25/35 ns
Pin-Compatible Drop-In Replacements for
IDT72215B/25B FIFOs
512
×
18 / 1024
×
18 Synchronous FIFO
May be Cascaded for Increased Depth, or
Paralleled for Increased Width
Five Status Flags: Full, Almost-Full, Half-Full,
Almost-Empty, and Empty; ‘Almost’ Flags are
Programmable
Choice of IDT-Compatible or
Enhanced
Operating
Mode; Selected by an Input Control Signal
In Enhanced Operating Mode, Almost-Full,
Half-Full, and Almost-Empty Flags can be Made
Completely Synchronous
Device Comes Up into One of Two Known Default
States at Reset Depending on the State of the
EMODE
Control Input: Programming is Allowed, but
is not Required
In Enhanced Operating Mode, Duplicate Enables
for Interlocked Paralleled FIFO Operation, for
36-Bit Data Width, when Selected and
Appropriately Connected
Internal Memory Array Architecture Based on CMOS
Dual-Port SRAM Technology, 512
×
18 or 1024
×
18
Input Port and Output Port
‘Synchronous’ Enable-Plus-Clock Control at Both
Independently-Synchronized Operation of Input Port
and Output Port
In Enhanced Operating Mode, Disabling
Three-State Outputs May be Made to Suppress
Reading
Control Inputs Sampled on Rising Clock Edge
Most Control Signals Assertive-LOW for
Noise Immunity
Data Retransmit Function
TTL/CMOS-Compatible I/O
Space-Saving 68-Pin PLCC Package, and 64-Pin
TQFP Package
RS
RESET
LOGIC
FL/
RT
WXI/
WEN
2
WXO/HF
RXI/
REN
2
RXO/
EF
2
EXPANSION
LOGIC
FIFO
MEMORY ARRAY
512 x 18/1024 x 18
WRITE
POINTER
WCK
WEN
WXI/
WEN
2
READ
POINTER
RCK
OUTPUT
PORT
CONTROL
LOGIC
REN
RXI/
REN
2
INPUT
PORT
CONTROL
LOGIC
FF
PAF
WXO/HF
INPUT
PORT
DEDICATED AND
PROGRAMMABLE
STATUS FLAGS
OUTPUT
PORT
PROGRAMMABLE
REGISTERS
EF
PAE
RXO
/EF
2
OE
Q
0
- Q
17
D
0
- D
17
LD
EMODE
BOLD ITALIC = Enhanced Operating Mode.
540215-1
Figure 1. LH540215/25 Block Diagram
BOLD ITALIC = Enhanced Operating Mode
1
LH540215/25
512 x 18/1024 x 18 Synchronous FIFO
FUNCTIONAL DESCRIPTION
NOTE:
Throughout this data sheet, a
BOLD ITALIC
type
font is used for all references to
Enhanced Operating
Mode
features which do not function in IDT-Compatible
Operating Mode; and also for all references to the
re-
transmit
facility (which is not an IDT72215B/25B FIFO
feature), even though it may be used – subject to some
restrictions – in either of these two operating modes.
Thus, readers interested only in using the LH540215/25
FIFOs in IDT-Compatible Operating Mode may skip over
BOLD ITALIC
sections, if they wish.
The LH540215/25 parts are FIFO (First-In, First-Out)
memory devices, based on fully-static CMOS dual-port
SRAM technology, capable of containing up to 512 or 1024
18-bit words respectively. They can replace two or more
byte-wide FIFOs in many applications, for microprocessor-
to-microprocessor or microprocessor-to-bus communica-
tion. Their architecture supports synchronous operation, tied
to two independent free-running clocks at the input and
output ports respectively. However, these ‘clocks’ also may
be aperiodic, asynchronous ‘demand’ signals. Almost all
control-input signals and status-output signals are synchro-
nized to these clocks, to simplify system design.
The input and output ports operate altogether inde-
pendently of each other, unless the FIFO becomes either
totally full or else totally empty. Data flow is initiated at a
port by the rising edge of its corresponding clock, and is
gated by the appropriate edge-sampled enable signals.
The following FIFO status flags monitor the extent to
which the internal memory has been filled: Full, Almost-
Full, Half-Full, Almost-Empty, and Empty. The Almost-Full
and Almost-Empty flag offsets are programmable over the
entire FIFO depth; but, during a reset operation, each of
these is initialized to a default offset value of 63
10
(LH540215) or 127
10
(LH540225) FIFO-memory words,
from the respective FIFO boundary. If this default offset
value is satisfactory, no further programming is required.
After a reset operation during which the
EMODE
control
input was not asserted (was HIGH), these FIFOs operate in
the IDT-Compatible Operating Mode. In this mode, each
part is pin-compatible and functionally-compatible with the
IDT72215B/25B part of similar depth and speed grade; and
the
Control Register
is not even accessible or visible to the
external-system logic which is controlling the FIFO, although
it still performs the same control functions.
activate or deactivate any or all of the Enhanced-Op-
erating-Mode features which it can control, including
selectable-clock-edge flag synchronization, and read
inhibition when the data outputs are disabled.
Whenever EMODE is being asserted, interlocked-
operation paralleling also is available, by appropriate
interconnection of the FIFO’s expansion inputs.
The retransmit facility is available during standalone
operation, in either IDT-Compatible Operating Mode or
Enhanced Operating Mode. (See Tables 1 and 2.) It is
inoperative if the FL/RT input signal is grounded. It is not
an IDT72215B/25B feature.
The Retransmit control
signal causes the internal FIFO read-address pointer
to be set back to zero, without affecting the internal
FIFO write-address pointer. Thus, the Retransmit
control signal also provides a mechanism whereby a
block of data delimited by the zero physical address
and the current write-address-pointer address may
be read out repeatedly, an arbitrary number of times.
The only restrictions are that neither the read-ad-
dress pointer nor the write-address pointer may
‘wrap around’ during this entire process, and that the
retransmit facility is not available during depth-cas-
caded operation, either in IDT-Compatible Operating
Mode or in Enhanced Operating Mode. (See Tables 1
and 2.) Also, the flags behave differently for a short
time after a retransmit operation. Otherwise, the re-
transmit facility is available during standalone opera-
tion, in either IDT-Compatible Operating Mode or
Enhanced Operating Mode.
Note that, when FL/RT is being used as RT, RT is
an assertive-HIGH signal, rather than assertive-LOW
as it is in most other FIFOs having a retransmit
facility.
Programming the programmable-flag offsets,
the tim-
ing synchronization of the various status flags, the
optional read-suppression functionality of OE
,
and
the behavior of the pointers which access the offset-
value registers and the Control Register
may be indi-
vidually controlled by asserting the signal LD, without any
reset operation. When LD is being asserted, and writing
is being enabled by asserting WEN, some portion of the
input bus word D
0
– D
17
is used at the next rising edge of
WCLK to program one or more of the programmable
registers on successive write clocks. Likewise, the values
programmed into these programmable registers may be
read out for verification by asserting LD and REN, with
the outputs Q
0
– Q
17
enabled. Reading out these pro-
grammable registers should not be initiated while they are
being written into. Table 3 defines the possible modes of
operation for loading and reading out the contents of
programmable registers.
However, assertion of the EMODE control input
during a reset operation leaves Control Register bits
00-05 set, and causes the FIFO to operate in the
Enhanced Operating Mode. In essence, asserting
EMODE chooses a different default state for the Con-
trol Register. The system optionally then may pro-
gram the Control Register in any desired manner to
BOLD ITALIC = Enhanced Operating Mode
2
512 x 18/1024 x 18 Synchronous FIFO
LH540215/25
In the Enhanced Operating Mode, coordinated op-
eration of two 18-bit FIFOs as one 36-bit FIFO may be
ensured by ‘interlocked’ crosscoupling of the status-
flag outputs from each FIFO to the expansion inputs
of the other one; that is, FF to WXI/WEN
2
, and EF to
RXI/REN
2
, in both directions between two paralleled
FIFOs. This ‘interlocked’ operation takes effect
automatically, if two paralleled FIFOs are crosscon-
nected in this manner, with the EMODE control input
being asserted (LOW). (See Tables 1 and 2, also
Figures 27 and 30.) IDT-compatible depth cascading
no longer is available when operating in this ‘inter-
locked-paralleled’ mode; however, pipelined depth
cascading remains available.
68-PIN PLCC
RCLK
REN
V
CC
V
SS
V
SS
V
CC
Q
16
V
SS
Q
17
D
15
D
16
D
17
OE
RS
LD
EF
Q
15
TOP VIEW
9
D
14
D
13
D
12
D
11
D
10
D
9
V
CC
D
8
V
SS
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
8
7
6
5
4
3
2
1
68 67 66 65 64 63 62 61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
V
CC
Q
14
Q
13
V
SS
Q
12
Q
11
V
CC
Q
10
Q
9
V
SS
Q
8
Q
7
EMODE
*
Q
6
Q
5
V
SS
Q
4
26
44
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
WEN
PAE
WXI/
WEN
2
RXI/
REN
2
RXO/
EF
2
WXO/HF
WCLK
PAF
FF
Q
0
Q
1
Q
2
V
CC
Q
3
BOLD ITALIC = Enhanced Operating Mode.
*
This pin is V
CC
on IDT pinout; if EMODE pin is simply
biased to V
CC
, part will behave identical to IDT functionality.
540215-2
Figure 2. Pin Connections for 68-Pin PLCC Package
BOLD ITALIC = Enhanced Operating Mode
FL/
RT
V
CC
V
SS
3
LH540215/25
512 x 18/1024 x 18 Synchronous FIFO
RCLK
64-PIN TQFP
TOP VIEW
REN
V
CC
V
SS
D
16
D
17
OE
RS
LD
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
D
15
D
14
D
13
D
12
D
11
D
10
D
9
D
8
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
Q
14
Q
13
V
SS
Q
12
Q
11
V
CC
Q
10
Q
9
V
SS
Q
8
Q
7
Q
6
Q
5
V
SS
Q
4
EF
V
CC
V
SS
Q
16
V
SS
Q
17
Q
15
EMODE
*
WXI/
WEN
2
Q
1
Q
2
WEN
RXO/
EF
2
WCLK
PAE
PAF
V
CC
BOLD ITALIC = Enhanced Operating Mode.
*
This pin is V
CC
on IDT pinout; if EMODE pin is simply
biased to V
CC
, part will behave identical to IDT functionality.
RXI/
REN
2
WXO/HF
FL/
RT
V
SS
FF
Q
0
Q
3
540215-34
Figure 3. Pin Connections for 64-Pin TQFP Package
SUMMARY OF SIGNALS/PINS
PIN
NAME
PIN
NAME
D
0
– D
17
RS
Data Inputs
Reset
WXI
/WEN
2
FF
PAF
WXO/HF
PAE
EF
RXO/
EF
2
Q
0
– Q
17
V
CC
V
SS
Write Expansion Input/
Write Enable 2
Full Flag
Programmable Almost-Full Flag
Write Expansion Output/Half-Full Flag
Programmable Almost-Empty Flag
Empty Flag
Read Expansion Output
/Empty Flag 2
Data Outputs
Power
Ground
EMODE
WCLK
WEN
RCLK
REN
OE
LD
FL
/RT
RXI
/REN
2
Enhanced Operating Mode
Write Clock
Write Enable
Read Clock
Read Enable
Output Enable
Load
First Load/
Retransmit
Read Expansion Input/
Read Enable 2
BOLD ITALIC = Enhanced Operating Mode
4
512 x 18/1024 x 18 Synchronous FIFO
LH540215/25
PIN LIST
SIGNAL NAME
PLCC PIN NO.
TQFP PIN NO.
SIGNAL NAME
PLCC PIN NO.
TQFP PIN NO.
RS
OE
LD
REN
RCLK
D
17
D
16
D
15
D
14
D
13
D
12
D
11
D
10
D
9
D
8
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
PAE
FT/
RT
WCLK
WEN
WXI/
WEN
2
PAF
RXI/
REN
2
FF
WXO/HF
RXO/
EF
2
Q
0
1
2
3
4
5
7
8
9
10
11
12
13
14
15
17
19
20
21
22
23
24
25
26
27
28
29
30
31
33
34
35
36
37
38
57
58
59
60
61
63
64
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
23
24
25
26
27
28
Q
1
Q
2
Q
3
Q
4
Q
5
Q
6
39
41
42
44
46
47
48
49
50
52
53
55
56
58
59
61
63
64
66
6
16
18
32
40
43
45
51
54
57
60
62
65
67
68
29
31
32
34
36
37
33
38
39
41
42
44
45
47
48
50
52
53
54
62
NC
NC
22
30
NC
35
40
43
46
49
51
NC
55
56
EMODE
Q
7
Q
8
Q
9
Q
10
Q
11
Q
12
Q
13
Q
14
Q
15
Q
16
Q
17
EF
V
SS
V
CC
V
SS
V
CC
V
SS
V
CC
V
SS
V
SS
V
CC
V
SS
V
CC
V
SS
V
CC
V
SS
V
CC
BOLD ITALIC = Enhanced Operating Mode
5
查看更多>
参数对比
与LH540215相近的元器件有:LH540225。描述及对比如下:
型号 LH540215 LH540225
描述 512 x 18 / 1024 x 18 Synchronous FIFO 512 x 18 / 1024 x 18 Synchronous FIFO
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消