首页 > 器件类别 >

M12L32162A-6BG

1M x 16bit x 2banks synchronous dram

厂商名称:Elite

下载文档
文档预览
ESMT
SDRAM
M12L32162A
1M x 16Bit x 2Banks
Synchronous DRAM
FEATURES
JEDEC standard 3.3V power supply
LVTTL compatible with multiplexed address
Dual banks operation
MRS cycle with address key programs
-
CAS Latency (2 & 3 )
-
Burst Length (1, 2, 4, 8 & full page)
-
Burst Type (Sequential & Interleave)
All inputs are sampled at the positive going edge of the
system clock
Burst Read Single-bit Write operation
DQM for masking
Auto & self refresh
64ms refresh period (4K cycle)
GENERAL DESCRIPTION
The M12L32162A is 33,554,432 bits synchronous high
data rate Dynamic RAM organized as 2 x 1,048,576 words
by 16 bits, fabricated with high performance CMOS
technology. Synchronous design allows precise cycle
control with the use of system clock I/O transactions are
possible on every clock cycle. Range of operating
frequencies, programmable burst length and programmable
latencies allow the same device to be useful for a variety of
high bandwidth, high performance memory system
applications.
ORDERING INFORMATION
Product ID
M12L32162A-6TG
M12L32162A-7TG
Max Freq.
Package
Comments
Pb-free
Pb-free
Pb-free
Pb-free
Pb-free
Pb-free
M12L32162A-5.5TG 183MHz 54Pin TSOP(II)
166MHz 54Pin TSOP(II)
143MHz 54Pin TSOP(II)
54 Ball BGA
M12L32162A-5.5BG 183MHz
M12L32162A-6BG
M12L32162A-7BG
166MHz
143MHz
54 Ball BGA
54 Ball BGA
PIN CONFIGURATION (TOP VIEW)
54 PIN TSOP(II)
V
DD
DQ0
V
DDQ
DQ1
DQ2
V
SSQ
DQ3
DQ4
V
DDQ
DQ5
DQ6
V
SSQ
DQ7
V
DD
LDQM
WE
CAS
RAS
CS
NC
BA
A
10
/AP
A
0
A
1
A
2
A
3
V
DD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
V
SS
DQ15
V
S SQ
DQ14
DQ13
V
D DQ
DQ12
DQ11
V
S SQ
DQ10
DQ9
V
D DQ
DQ8
V
SS
NC
UDQM
CLK
CKE
NC
A
11
A
9
A
8
A
7
A
6
A
5
A
4
V
SS
54 Ball BGA(8mmx8mm)
1
A
B
C
D
E
F
G
H
J
V
SS
DQ14
DQ12
2
DQ15
DQ13
DQ11
3
V
SSQ
4
5
6
7
V
DDQ
8
DQ0
DQ2
DQ4
DQ6
9
V
DD
DQ1
V
DDQ
V
SSQ
V
DDQ
V
SSQ
V
DDQ
V
SSQ
DQ3
DQ5
DQ10
DQ9
DQ8
NC
CLK
A11
V
SS
V
DD
LDQM
DQ7
WE
CS
A10
V
DD
UDQM
CKE
A9
CAS
BA
A0
A9
RAS
NC
NC
A8
V
SS
A7
A5
A6
A4
A1
A2
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Mar. 2009
Revision
:
1.2
1/29
ESMT
FUNCTIONAL BLOCK DIAGRAM
M12L32162A
Bank Select
Data Input Register
LWE
LDQM
1M x 16
1M x 16
DQi
CLK
ADD
Column Decoder
Latency & Burst Length
LCKE
Programming Register
LRAS
LCBR
LWE
LCAS
LWCBR
LDQM
Timing Register
CLK
CKE
L(U)DQM
CS
RAS
CAS
WE
PIN FUNCTION DESCRIPTION
Pin
CLK
CS
CKE
A0 ~ A11
BA
RAS
CAS
WE
Name
System Clock
Chip Select
Clock Enable
Address
Bank Select Address
Row Address Strobe
Input Function
Active on the positive going edge to sample all inputs.
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and L(U)DQM.
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disable input buffers for power down in standby.
Row / column addresses are multiplexed on the same pins.
Row address : RA0 ~ RA11, column address : CA0 ~ CA7
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
Latches column addresses on the positive going edge of the CLK with
CAS low.
Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS ,
WE
active.
Makes data output Hi-Z, tSHZ after the clock and masks the output.
Blocks data input when L(U)DQM active.
Column Address Strobe
Write Enable
Data Input / Output Mask
L(U)DQM
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Mar. 2009
Revision
:
1.2
2/29
ESMT
DQ0 ~ 15
VDD/VSS
VDDQ/VSSQ
N.C/RFU
Data Input / Output
Power Supply/Ground
Data Output Power/Ground
No Connection/
Reserved for Future Use
M12L32162A
Data inputs/outputs are multiplexed on the same pins.
Power and ground for the input buffers and the core logic.
Isolated power supply and ground for the output buffers to provide improved
noise immunity.
This pin is recommended to be left No Connection on the device.
ABSOLUTE MAXIMUM RATINGS
Parameter
Voltage on any pin relative to V
SS
Voltage on V
DD
supply relative to V
SS
Storage temperature
Power dissipation
Short circuit current
Symbol
V
IN
,V
OUT
V
DD
,V
DDQ
T
STG
P
D
I
OS
Value
-1.0 ~ 4.6
-1.0 ~ 4.6
-55 ~ + 150
0.7
50
Unit
V
V
°
C
W
mA
Note:
Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
DC OPERATING CONDITIONS
Recommended operating conditions (Voltage referenced to V
SS
= 0V, T
A
=0 to 70
°C
)
Parameter
Supply voltage
Input logic high voltage
Input logic low voltage
Output logic high voltage
Output logic low voltage
Input leakage current
Output leakage current
Symbol
V
DD
,V
DDQ
V
IH
V
IL
V
OH
V
OL
I
IL
I
OL
Min
3.0
2.0
-0.3
2.4
-
-5
-5
Typ
3.3
3.0
0
-
-
-
-
Max
3.6
V
DD
+0.3
0.8
-
0.4
5
5
Unit
V
V
V
V
V
uA
uA
Note
1
2
I
OH
=-2mA
I
OL
= 2mA
3
4
Note :
1.V
IH
(max) = 4.6V AC for pulse width
10ns acceptable.
2.V
IL
(min) = -1.5V AC for pulse width
10ns acceptable.
3.Any input 0V
V
IN
V
DD,
all other pins are not under test = 0V.
4.Dout is disabled, 0V
V
OUT
V
DD
.
CAPACITANCE
(V
DD
= 3.3V, T
A
= 25
°C
, f = 1MHz)
Pin
CLOCK
RAS , CAS ,
WE
, CS , CKE, LDQM,
UDQM
ADDRESS
DQ0 ~DQ15
Symbol
C
CLK
C
IN
C
ADD
C
OUT
Min
2.5
2.5
2.5
4.0
Max
4.0
5.0
5.0
6.5
Unit
pF
pF
pF
pF
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Mar. 2009
Revision
:
1.2
3/29
ESMT
DC CHARACTERISTICS
M12L32162A
(Recommended operating condition unless otherwise noted, T
A
= 0 to 70
°C
V
IH
(min)/V
IL
(max)=2.0V/0.8V)
Parameter
Operating Current
(One Bank Active)
Precharge Standby
Current in power-down
mode
Precharge Standby
Current in non
power-down mode
Symbol
Test Condition
CAS
Latency
Version
-5.5
150
-6
140
2
2
25
mA
-7
100
Unit Note
mA
1
I
CC1
I
CC2P
I
CC2PS
I
CC2N
Burst Length = 1
t
RC
t
RC
(min), t
CC
t
CC
(min), I
OL
= 0mA
CKE
V
IL
(max), t
CC
=15ns
CKE
V
IL
(max), CLK
V
IL
(max), t
CC
=
CKE
V
IH
(min), CS
V
IH
(min), t
CC
=15ns
Input signals are changed one time during 30ns
CKE
V
IH
(min), CLK
V
IL
(max), t
CC
=
Input signals are stable
CKE
V
IL
(max), t
CC
=15ns
CKE
V
IL
(max), CLK
V
IL
(max), t
CC
=
CKE
V
IH
(min), CS
V
IH
(min), t
CC
=15ns
Input signals are changed one time during 2clks
All other pins
V
DD
-0.2V or
0.2V
CKE
V
IH
(min), CLK
V
IL
(max), t
CC
=
Input signals are stable
I
OL
= 0mA, Page Burst
All Band Activated, t
CCD
= t
CCD
(min)
t
RC
t
RC
(min)
CKE
0.2V
3
2
mA
I
CC2NS
Active Standby Current
in power-down mode
Active Standby Current
in non power-down
mode
(One Bank Active)
I
CC3P
I
CC3PS
I
CC3N
15
10
10
mA
mA
25
15
150
150
150
140
140
140
1
120
120
120
mA
mA
1
mA
mA
mA
2
I
CC3NS
Operating Current
(Burst Mode)
Refresh Current
Self Refresh Current
I
CC4
I
CC5
I
CC6
Note:
1.Measured with outputs open. Addresses are changed only one time during t
CC
(min).
2.Refresh period is 64ms. Addresses are changed only one time during t
CC
(min).
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Mar. 2009
Revision
:
1.2
4/29
ESMT
AC OPERATING TEST CONDITIONS
(V
DD
=3.3V
±
0.3V,T
A
= 0 to 70 °C )
Parameter
Value
Input levels (Vih/Vil)
2.4 / 0.4
Input timing measurement reference level
1.4
Input rise and fall time
tr / tf = 1 / 1
Output timing measurement reference level
1.4
Output load condition
See Fig.2
3.3V
M12L32162A
Unit
V
V
ns
V
Vtt =1.4V
1200
Output
VOH(DC) = 2.4V, IOH = -2mA
VOL(DC) = 0.4V, IOL = 2mA
Output
Z0=50
50
Ω
870
30 pF
30 pF
(Fig.1) DC Output Load circuit
(Fig.2) AC Output Load Circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Parameter
Row active to row active delay
RAS to CAS delay
Row precharge time
Row active time
Row cycle time
Last data in to new col. Address delay
Last data in to row precharge
Last data in to burst stop
Col. Address to col. Address delay
Refresh period (4,096 rows)
Number of valid output data
Symbol
t
RRD
(min)
t
RCD
(min)
t
RP
(min)
t
RAS
(min)
t
RAS
(max)
t
RC
(min)
t
CDL
(min)
t
RDL
(min)
t
BDL
(min)
t
CCD
(min)
t
REF
(max)
CAS latency=3
CAS latency=2
-5.5
11
16.5
16.5
33
60
Version
-6
12
18
18
36
100
60
1
2
1
1
64
2
1
-7
14
20
20
42
63
Unit
ns
ns
ns
ns
us
ns
CLK
CLK
CLK
CLK
ms
ea
Note
1
1
1
1
1
2
2
2
3
5
4
Note:
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and
then rounding off to the next higher integer.
2.
Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
The earliest a precharge command can be issued after a Read command without the loss of data is CL+BL-2 clocks.
5. A maximum of eight consecutive AUTO REFRESH commands (with t
RFCmin
) can be posted to any given SDRAM, and
the maximum absolute interval between any AUTO REFRESH command and the next AUTO REFRESH command is
8x15.6
μ
s.)
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Mar. 2009
Revision
:
1.2
5/29
查看更多>
参数对比
与M12L32162A-6BG相近的元器件有:M12L32162A_09、M12L32162A-7BG、M12L32162A-6TG、M12L32162A-7BVG、M12L32162A-7TG、M12L32162A-5.5TG、M12L32162A_0712、M12L32162A-5.5BG、M12L32162A。描述及对比如下:
型号 M12L32162A-6BG M12L32162A_09 M12L32162A-7BG M12L32162A-6TG M12L32162A-7BVG M12L32162A-7TG M12L32162A-5.5TG M12L32162A_0712 M12L32162A-5.5BG M12L32162A
描述 1M x 16bit x 2banks synchronous dram 1M x 16bit x 2banks synchronous dram 1M x 16bit x 2banks synchronous dram 1M x 16bit x 2banks synchronous dram 1M x 16bit x 2banks synchronous dram 1M x 16bit x 2banks synchronous dram 1M x 16bit x 2banks synchronous dram 1M x 16bit x 2banks synchronous dram 1M x 16bit x 2banks synchronous dram 1M x 16bit x 2banks synchronous dram
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消