256MB,512MB,1GB Unbuffered DIMMs
Preliminary
DDR2 SDRAM
DDR2 Unbuffered SDRAM MODULE
240pin Unbuffered Module based on 512Mb B-die
64/72-bit Non-ECC/ECC
Revision 0.6
October 2003
Rev. 0.6 Oct. 2003
256MB,512MB,1GB Unbuffered DIMMs
Revision History
Revision 0.3 (Sep. 2003)
- Initial Release
Preliminary
DDR2 SDRAM
Revision 0.4 (Sep. 2003)
- Removed x16 base ECC UDIMM product
Revision 0.5 (Oct. 2003)
-
Removed D4 speed bin(400 4-4-4)
Revision 0.6 (Oct. 2003)
- Added operation temperature condition
- Changed setup/hold time values(tlS/tDS, tIH/tDH)
- Added notes for setup/hold time(tIS/tDS, tIH/tDH)
- Added tREFI values by T
CASE
(85°C/95°C)
Rev. 0.6 Oct. 2003
256MB,512MB,1GB Unbuffered DIMMs
DDR2 Unbuffered DIMM Ordering Information
Part Number
Density
Organization
Component Composition
Number of
Rank
1
1
1
1
2
2
1
1
2
2
Preliminary
DDR2 SDRAM
Height
x64 Non ECC
M378T3354BG0-CE6/D5/CC
M378T3354BG0-LE6/D5/CC
M378T6553BG0-CE6/D5/CC
M378T6553BG0-LE6/D5/CC
M378T2953BG0-CE6/D5/CC
M378T2953BG0-LE6/D5/CC
M391T6553BG0-CE6/D5/CC
M391T6553BG0-LE6/D5/CC
M391T2953BG0-CE6/D5/CC
M391T2953BG0-LE6/D5/CC
256MB
256MB
512MB
512MB
1GB
1GB
512MB
512MB
1GB
1GB
32Mx64
32Mx64
64Mx64
64Mx64
128Mx64
128Mx64
x72 ECC
64Mx72
64Mx72
128Mx72
128Mx72
64Mx8(K4T51083QB)*9
64Mx8(K4T51083QB)*9
64Mx8(K4T51083QB)*18
64Mx8(K4T51083QB)*18
30.00mm
30.00mm
30.00mm
30.00mm
32Mx16(K4T51163QB)*4
32Mx16(K4T51163QB)*4
64Mx8(K4T51083QB)*8
64Mx8(K4T51083QB)*8
64Mx8(K4T51083QB)*16
64Mx8(K4T51083QB)*16
30.00mm
30.00mm
30.00mm
30.00mm
30.00mm
30.00mm
Note:
1. Speed bin is in order of CL-tRCD-tRP
Features
• Performance range
E6(DDR2-667)
Speed@CL3
Speed@CL4
Speed@CL5
Speed@CL6
CL-tRCD-tRP
400
533
533
667
4-4-4
D5(DDR2-533)
400
533
-
-
4-4-4
CC(DDR2-400)
400
400
-
-
3-3-3
Unit
Mbps
Mbps
Mbps
Mbps
CK
• JEDEC standard 1.8V ± 0.1V Power Supply
• VDDQ = 1.8V ± 0.1V
• 200 MHz f
CK
for 400Mb/sec/pin, 267MHz f
CK
for 533Mb/sec/pin, 333MHz f
CK
for 667Mb/sec/pin
• 4 Bank
• Posted CAS
• Programmable CAS Latency: 3, 4, 5
• Programmable Additive Latency: 0, 1 , 2 , 3 and 4
• Write Latency(WL) = Read Latency(RL) -1
• Burst Length: 4 , 8(Interleave/nibble sequential)
• Programmable Sequential / Interleave Burst Mode
• Bi-directional Differential Data-Strobe (Single-ended data-strobe is an optional feature)
• Off-Chip Driver(OCD) Impedance Adjustment
• On Die Termination
• Average Refesh Period 7.8us at lower then T
CASE
85×C, 3.9us at 85×C < T
CASE
< 95 ×C
• Serial presence detect with EEPROM
• DDR2 SDRAM Package: 60ball FBGA - 64Mx8, 84ball FBGA - 32Mx16
Rev. 0.6 Oct. 2003
256MB,512MB,1GB Unbuffered DIMMs
Address Configuration
Organization
64Mx8(512Mb) based
Module
32Mx16(512Mb) based
Module
Preliminary
DDR2 SDRAM
Auto Precharge
A10
A10
Row Address
A0-A13
A0-A12
Column Address
A0-A9
A0-A9
Bank Address
BA0-BA1
BA0-BA1
x64 DIMM Pin Configurations (Front side/Back side)
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
Front
V
REF
V
SS
DQ0
DQ1
V
SS
DQS0
DQS0
V
SS
DQ2
DQ3
V
SS
DQ8
DQ9
V
SS
DQS1
DQS1
V
SS
NC
NC
V
SS
DQ10
DQ11
V
SS
DQ16
DQ17
V
SS
DQS2
DQS2
V
SS
DQ18
Pin
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
Back
V
SS
DQ4
DQ5
V
SS
DM0
NC
V
SS
DQ6
DQ7
V
SS
DQ12
DQ13
V
SS
DM1
NC
V
SS
CK1
CK1
V
SS
DQ14
DQ15
V
SS
DQ20
DQ21
V
SS
DM2
NC
V
SS
DQ22
DQ23
Pin
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
Front
DQ19
V
SS
DQ24
DQ25
V
SS
DQS3
DQS3
V
SS
DQ26
DQ27
V
SS
NC
NC
V
SS
NC
NC
V
SS
NC
NC
V
SS
V
DDQ
CKE0
V
DD
NC
NC
V
DDQ
A11
A7
V
DD
A5
Pin
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
Back
V
SS
DQ28
DQ29
V
SS
DM3
NC
V
SS
DQ30
DQ31
V
SS
NC
NC
V
SS
NC
NC
V
SS
NC
NC
V
SS
V
DDQ
CKE1
V
DD
NC
NC
V
DDQ
A12
A9
V
DD
A8
A6
Pin
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
Front
A4
V
DDQ
A2
V
DD
Pin
181
182
183
184
KEY
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
Back
V
DDQ
A3
A1
V
DD
CK0
CK0
V
DD
A0
V
DD
BA1
V
DDQ
RAS
S0
V
DDQ
ODT0
A13
1
V
DD
V
SS
DQ36
DQ37
V
SS
DM4
NC
V
SS
DQ38
DQ39
V
SS
DQ44
DQ45
V
SS
Pin
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
Front
V
SS
DQS5
DQS5
V
SS
DQ42
DQ43
V
SS
DQ48
DQ49
V
SS
SA2
NC,
V
SS
TEST
2
Pin
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
Back
DM5
NC
V
SS
DQ46
DQ47
V
SS
DQ52
DQ53
V
SS
CK2
CK2
V
SS
DM6
NC
V
SS
DQ54
DQ55
V
SS
DQ60
DQ61
V
SS
DM7
NC
V
SS
DQ62
DQ63
V
SS
VDDSPD
SA0
SA1
V
SS
V
SS
V
DD
NC
V
DD
A10/AP
BA0
V
DDQ
WE
CAS
V
DDQ
S1
ODT1
V
DDQ
V
SS
DQ32
DQ33
V
SS
DQS4
DQS4
V
SS
DQ34
DQ35
V
SS
DQ40
DQ41
DQS6
DQS6
V
SS
DQ50
DQ51
V
SS
DQ56
DQ57
V
SS
DQS7
DQS7
V
SS
DQ58
DQ59
V
SS
SDA
SCL
NC = No Connect, RFU = Reserved for Future Use
1. Pin196(A13) is used for x4/x8 base Unbuffered DIMM.
2. The TEST pin is reserved for bus analysis tools and is not connected on standard memory module products (DIMMs.)
SAMSUNG ELECTRONICS CO., Ltd. reserves the right to change products and specifications without notice.
Rev. 0.6 Oct. 2003
256MB,512MB,1GB Unbuffered DIMMs
x72 DIMM Pin Configurations (Front side/Back side)
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
Preliminary
DDR2 SDRAM
Front
A4
V
DDQ
A2
V
DD
KEY
V
SS
V
SS
V
DD
NC
V
DD
A10/AP
BA0
V
DDQ
WE
CAS
V
DDQ
S1
ODT1
V
DDQ
V
SS
DQ32
DQ33
V
SS
DQS4
DQS4
V
SS
DQ34
DQ35
V
SS
DQ40
DQ41
Front
V
REF
V
SS
DQ0
DQ1
V
SS
DQS0
DQS0
V
SS
DQ2
DQ3
V
SS
DQ8
DQ9
V
SS
DQS1
DQS1
V
SS
NC
NC
V
SS
DQ10
DQ11
V
SS
DQ16
DQ17
V
SS
DQS2
DQS2
V
SS
DQ18
Pin
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
Back
V
SS
DQ4
DQ5
V
SS
DM0
NC
V
SS
DQ6
DQ7
V
SS
DQ12
DQ13
V
SS
DM1
NC
V
SS
CK1
CK1
V
SS
DQ14
DQ15
V
SS
DQ20
DQ21
V
SS
DM2
NC
V
SS
DQ22
DQ23
Pin
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
Front
DQ19
V
SS
DQ24
DQ25
V
SS
DQS3
DQS3
V
SS
DQ26
DQ27
V
SS
CB0
CB1
V
SS
DQS8
DQS8
V
SS
CB2
CB3
V
SS
V
DDQ
CKE0
V
DD
NC
NC
V
DDQ
A11
A7
V
DD
A5
Pin
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
Back
V
SS
DQ28
DQ29
V
SS
DM3
NC
V
SS
DQ30
DQ31
V
SS
CB4
CB5
V
SS
DM8
NC
V
SS
CB6
CB7
V
SS
V
DDQ
CKE1
V
DD
NC
NC
V
DDQ
A12
A9
V
DD
A8
A6
Pin
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
Pin
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
Back
V
DDQ
A3
A1
V
DD
CK0
CK0
V
DD
A0
V
DD
BA1
V
DDQ
RAS
S0
V
DDQ
ODT0
A13
V
DD
V
SS
DQ36
DQ37
V
SS
DM4
NC
V
SS
DQ38
DQ39
V
SS
DQ44
DQ45
V
SS
Pin
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
Front
V
SS
DQS5
DQS5
V
SS
DQ42
DQ43
V
SS
DQ48
DQ49
V
SS
SA2
NC,
TEST
2
V
SS
DQS6
DQS6
V
SS
DQ50
DQ51
V
SS
DQ56
DQ57
V
SS
DQS7
DQS7
V
SS
DQ58
DQ59
V
SS
SDA
SCL
Pin
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
Back
DM5
NC
V
SS
DQ46
DQ47
V
SS
DQ52
DQ53
V
SS
CK2
CK2
V
SS
DM6
NC
V
SS
DQ54
DQ55
V
SS
DQ60
DQ61
V
SS
DM7
NC
V
SS
DQ62
DQ63
V
SS
VDDSPD
SA0
SA1
NC = No Connect, RFU = Reserved for Future Use
1. Pin196(A13) is used for x4/x8 base Unbuffered DIMM.
2. The TEST pin is reserved for bus analysis tools and is not connected on standard memory module products (DIMMs.)
SAMSUNG ELECTRONICS CO., Ltd. reserves the right to change products and specifications without notice.
Pin Description
Pin Name
A0-A13
BA0, BA1
RAS
CAS
WE
S0, S1
CKE0,CKE1
ODT0, ODT1
DQ0 - DQ63
CB0 - CB7
DQS0 - DQS8
DM(0-8)
DQS0-DQS8
Description
DDR2 SDRAM address bus
DDR2 SDRAM bank select
DDR2 SDRAM row address strobe
DDR2 SDRAM column address strobe
DDR2 SDRAM wirte enable
DIMM Rank Select Lines
DDR2 SDRAM clock enable lines
On-die termination control lines
DIMM memory data bus
DIMM ECC check bits
DDR2 SDRAM data strobes
DDR2 SDRAM data masks
DDR2 SDRAM differential data strobes
Pin Name
CK0, CK1, CK2
CK0, CK1, CK2
SCL
SDA
SA0-SA2
V
DD
*
V
DDQ
*
V
REF
V
SS
V
DD
SPD
NC
RESET
TEST
Description
DDR2 SDRAM clocks (positive line of differential pair)
DDR2 SDRAM clocks (negative line of differential pair)
I
2
C serial bus clock for EEPROM
I
2
C serial bus data line for EEPROM
I
2
C serial address select for EEPROM
DDR2 SDRAM core power supply
DDR2 SDRAM I/O Driver power supply
DDR2 SDRAM I/O reference supply
Power supply return (ground)
Serial EEPROM positive power supply
Spare Pins(no connect)
Not used on UDIMM
Used by memory bus analysis tools (unused on memory
DIMMs)
*The VDD and VDDQ pins are tied to the single power-plane on PCB.
Rev. 0.6 Oct. 2003