首页 > 器件类别 > 可编程逻辑器件 > 可编程逻辑

M4A3-256/128-14YI

EE PLD, 14ns, 256-Cell, CMOS, PQFP208, PLASTIC, QFP-208

器件类别:可编程逻辑器件    可编程逻辑   

厂商名称:Lattice(莱迪斯)

厂商官网:http://www.latticesemi.com

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
Lattice(莱迪斯)
零件包装代码
QFP
包装说明
PLASTIC, QFP-208
针数
208
Reach Compliance Code
compliant
ECCN代码
EAR99
其他特性
YES
最大时钟频率
41.7 MHz
系统内可编程
YES
JESD-30 代码
S-PQFP-G208
JESD-609代码
e0
JTAG BST
YES
长度
28 mm
湿度敏感等级
3
专用输入次数
I/O 线路数量
128
宏单元数
256
端子数量
208
最高工作温度
85 °C
最低工作温度
-40 °C
组织
0 DEDICATED INPUTS, 128 I/O
输出函数
MACROCELL
封装主体材料
PLASTIC/EPOXY
封装代码
FQFP
封装等效代码
QFP208,1.2SQ,20
封装形状
SQUARE
封装形式
FLATPACK, FINE PITCH
峰值回流温度(摄氏度)
225
电源
3.3 V
可编程逻辑类型
EE PLD
传播延迟
14 ns
认证状态
Not Qualified
座面最大高度
4.1 mm
最大供电电压
3.6 V
最小供电电压
3 V
标称供电电压
3.3 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Tin/Lead (Sn85Pb15)
端子形式
GULL WING
端子节距
0.5 mm
端子位置
QUAD
处于峰值回流温度下的最长时间
30
宽度
28 mm
文档预览
MACH 4 CPLD Family
High Performance EE CMOS
Programmable Logic
FEATURES
x
High-performance, EE CMOS 3.3-V & 5-V CPLD families
x
Flexible architecture for rapid logic designs
I
MAC nclude
s
H
Adv
anc 4A Fam
e In
form ily
atio
n
x
x
x
x
x
x
x
x
— Excellent First-Time-Fit
TM
and refit feature
— SpeedLocking
TM
performance for guaranteed fixed timing
— Central, input and output switch matrices for 100% routability and 100% pin-out retention
High speed
— 5.0ns t
PD
Commercial and 7.5ns t
PD
Industrial
— 182MHz f
CNT
32 to 512 macrocells; 32 to 768 registers
44 to 352 pins in PLCC, PQFP, TQFP, BGA, or fpBGA packages
Advanced capabilities for easy system integration
— 3.3-V & 5-V JEDEC-compliant operations
— JTAG (IEEE 1149.1) compliant for boundary scan testing
— 3.3-V & 5-V JTAG in-system programming
— PCI compliant (-5/-55/-6/-65/-7/-10/-12 speed grades)
— Safe for mixed supply voltage system designs
— Programmable pull-up or Bus-Friendly
TM
inputs and I/Os
— Hot-socketing
— Programmable security bit
— Individual output slew rate control
Flexible architecture for a wide range of design styles
— D/T registers and latches
— Synchronous or asynchronous mode
— Dedicated input registers
— Programmable polarity
— Reset/ preset swapping
Advanced EE CMOS process provides high-performance, cost-effective solutions
Supported by Vantis DesignDirect
TM
software for rapid logic development
— Supports HDL design methodologies with results optimized for Vantis
— Flexibility to adapt to user requirements
— Software partnerships that ensure customer success
Lattice/Vantis and third-party hardware programming support
— Lattice/VantisPRO
TM
(formerly known as MACHPRO
®
) software for in-system programmability
support on PCs and automated test equipment
— Programming support on all major programmers including Data I/O, BP Microsystems, Advin,
and System General
Publication#
17466
Amendment/0
Rev:
J
Issue Date:
May 1999
Table 1. MACH 4 Device Features
1,2
Feature
Macrocells
Maximum User I/O Pins
t
PD
(ns)
f
CNT
(MHz)
t
COS
(ns)
t
SS
(ns)
Static Power (mA)
JTAG Compliant
PCI Compliant
M4-32/32
M4LV-32/32
32
32
7.5
111
5.5
5.5
25
Yes
Yes
M4-64/32
M4LV-64/32
64
32
7.5
111
5.5
5.5
25
Yes
Yes
M4-96/48
M4LV-96/48
96
48
7.5
111
5.5
5.5
50
Yes
Yes
M4-128/64
M4LV-128/64
128
64
7.5
111
5.5
5.5
70
Yes
Yes
M4-128N/64
M4LV-128N/64
128
64
7.5
111
5.5
5.5
70
No
Yes
M4-192/96
M4LV-192/96
192
96
7.5
111
5.5
5.5
85
Yes
Yes
M4-256/128
M4LV-256/128
256
128
7.5
111
5.5
5.5
100
Yes
Yes
Notes:
1. For information on the M4-96/96 device, please refer to the M4-96/96 datasheet at www.vantis.com.
2. “M4-xxx” is for 5-V devices. “M4LV-xxx” is for 3.3-V devices.
2
MACH 4 Family
Table 2. MACH 4A Device Features
1
3.3 V Devices
Feature
Macrocells
User I/O options
t
PD
(ns)
f
CNT
(MHz)
t
COS
(ns)
t
SS
(ns)
Static Power (mA)
JTAG Compliant
PCI Compliant
M4A3-32
32
32
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A3-64
64
32/64
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A3-96
96
48
5.0
182
4.0
3.0
TBD
Yes
Yes
5 V Devices
Feature
Macrocells
User I/O options
t
PD
(ns)
f
CNT
(MHz)
t
COS
(ns)
t
SS
(ns)
Static Power (mA)
JTAG Compliant
PCI Compliant
M4A5-32
32
32
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A5-64
64
32
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A5-96
96
48
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A5-128
128
64
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A5-192
192
96
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A5-256
256
128
6.5
154
4.5
4.0
TBD
Yes
Yes
M4A3-128
128
64/96/128
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A3-192
192
68/96/128
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A3-256
256
128/192
5.0
182
4.0
3.0
TBD
Yes
Yes
M4A3-384
384
132/160/192
6.5
154
4.5
4.0
TBD
Yes
Yes
M4A3-512
512
132/160/192/
256
6.5
154
4.5
4.0
TBD
Yes
Yes
Notes:
1. All information on MACH 4A devices is Advance Information. Please contact a Lattice/Vantis sales representative for details on
availability.
MACH 4 Family
3
GENERAL DESCRIPTION
The MACH
®
4 family from Lattice/Vantis offers an exceptionally flexible architecture and delivers
a superior Complex Programmable Logic Device (CPLD) solution of easy-to-use silicon products
and software tools. The overall benefits for users are a guaranteed and predictable CPLD
solution, faster time-to-market, greater flexibility and lower cost. The MACH 4 devices offer
densities ranging from 32 to 512 macrocells with 100% utilization and 100% pin-out retention.
Both the MACH 4 and the MACH 4A families offer 5-V (M4-xxx and M4A5-xxx) and 3.3-V (M4LV-
xxx and M4A3-xxx) operation.
MACH 4 products are 5-V or 3.3-V in-system programmable through the JTAG (IEEE Std. 1149.1)
interface. JTAG boundary scan testing capability also allows product testability on automated test
equipment for device connectivity.
All MACH 4 family members deliver First-Time Fit and easy system integration with pin-out
retention after any design change and refit. With multi-tiered central switch matrices, enhanced
logic arrays, intelligent logic allocators with an XOR gate and multi-clocking, the MACH 4 family
has D or T-type registers and latches as well as synchronous/asynchronous logic and flexible
set/reset capabilities. For both 3.3-V and 5-V operations, MACH 4 products can deliver
guaranteed fixed timing as fast as 5.0 ns t
PD
and 182 MHz f
CNT
through the SpeedLocking feature
when using up to 20 product terms per output (Tables 3 and 4).
Table 3. MACH 4 Speed Grades
Speed Grade
1
Device
M4-32/32
M4LV-32/32
M4-64/32
M4LV-64/32
M4-96/48
M4LV-96/48
M4-128/64
M4LV-128/64
M4-128N/64
M4LV-128N/64
M4-192/96
M4LV-192/96
M4-256/128
M4LV-256/128
Note:
1. C = Commercial,
-7
C
C
C
C
C
C
C
-10
C, I
C, I
C, I
C, I
C, I
C, I
C, I
-12
C, I
C, I
C, I
C, I
C, I
C, I
C, I
-14
I
I
I
I
I
I
I
-15
C
C
C
C
C
C
C
-18
I
I
I
I
I
I
I
I = Industrial
4
MACH 4 Family
Table 4. MACH 4A Speed Grades
Speed Grade
1, 2
Device
M4A3-32
M4A5-32
M4A3-64
M4A5-64
M4A3-96
M4A5-96
M4A3-128
M4A5-128
M4A3-192
M4A5-192
M4A3-256
M4A5-256
M4A3-384
M4A3-512
Notes:
1. C = Commercial,
-5
C
C
C
C
C
C
-55
C
C
C
C
C
C
-6
C
C
C
C
C
C
-65
C
C
C
C
C
C
C
C
C
-7
C, I
C, I
C, I
C, I
C, I
C, I
C
C
C
-10
C, I
C, I
C, I
C, I
C, I
C, I
C, I
C, I
C, I
-12
C, I
C, I
C, I
C, I
C, I
C, I
C, I
C, I
C, I
-14
I
I
I
I
I
I
I
I
I
I = Industrial
2. All information on MACH 4A devices is Advance Information. Please contact a Lattice/Vantis sales representative for details on
availability.
The MACH 4 family offers 20 density-I/O combinations in Thin Quad Flat Pack (TQFP), Plastic
Quad Flat Pack (PQFP), Plastic Leaded Chip Carrier (PLCC), Ball Grid Array (BGA), and fine-
pitch BGA (fpBGA) packages ranging from 44 to 352 pins (Tables 5 and 6). It also offers I/O
safety features for mixed-voltage designs so that the 3.3-V devices can accept 5-V inputs, and 5-
V devices do not overdrive 3.3-V inputs. Additional features include Bus-Friendly inputs and I/
Os, a programmable power-down mode for extra power savings and individual output slew rate
control for the highest speed transition or for the lowest noise transition.
Table 5. MACH 4 Package and I/O Options (Number of I/Os and dedicated inputs in Table)
Package
44-pin PLCC
44-pin TQFP
48-pin TQFP
84-pin PLCC
100-pin TQFP
100-pin PQFP
144-pin TQFP
208-pin PQFP
256-ball BGA
48+8
64+6
64+6
96+16
128+14
128+14
M4-32/32
M4LV-32/32
32+2
32+2
32+2
M4-64/32
M4LV-64/32
32+2
32+2
32+2
64+6
M4-96/48
M4LV-96/48
M4-128/64
M4LV-128/64
M4-128N/64
M4LV-128N/64
M4-192/96
M4LV-192/96
M4-256/128
M4LV-256/128
MACH 4 Family
5
查看更多>
【转帖】锂电池电芯浆料的工艺和原理分析
锂电池电芯浆料搅拌是混合分散工艺在锂离子电池的整个生产工艺中对产品的品质影响度大于30%,是整个...
皇华Ameya360 电源技术
【转帖】元器件科普之元器件选型规范大全
电子元器件是电子系统的基础部件,是能够完成预定功能且不能再分割的电路基本单元。由于电子元器件的数...
皇华Ameya360 电源技术
防火墙相关问题集锦
问:除了Norton 8.1版能装在Windows 2003,还有哪个杀毒软件能支持Windows...
mdreamj RF/无线
将想法变成现实,Maxim MAX32630FTHR创意设计大赛,重磅开启!
好的想法还没动手去做?! 不妨现在借助 Maxim MAX32630FTHR ...
EEWORLD社区 DIY/开源硬件专区
3.6V的锂电池,接上后续的升压模块后,两端电压下降到0.5V,不足以启动后续电路
3.6V的锂电池,接上后续的升压模块后,两端电压下降到0.5V,不足以启动后续电路。怎么解决?求助。...
guzhaokai 电源技术
求助t-DMB的音频AAC++负载
本人最近在做T-DMB项目,想问问AAC++方面的! 我现在把SL包解析后获得SL包负载数据是如何...
owen666 嵌入式系统
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消