首页 > 器件类别 > 嵌入式处理器和控制器 > 微控制器和处理器

MC908QY4VDT

8-BIT, FLASH, 8 MHz, MICROCONTROLLER, PDSO16, 0.65 MM PITCH, TSSOP-16

器件类别:嵌入式处理器和控制器    微控制器和处理器   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

下载文档
器件参数
参数名称
属性值
厂商名称
NXP(恩智浦)
零件包装代码
TSSOP
包装说明
TSSOP,
针数
16
Reach Compliance Code
unknown
ECCN代码
3A991.A.2
具有ADC
YES
其他特性
ALSO OPERATES AT 3V SUPPLY AT 4 MHZ
地址总线宽度
位大小
8
最大时钟频率
32 MHz
DAC 通道
NO
DMA 通道
NO
外部数据总线宽度
JESD-30 代码
R-PDSO-G16
长度
5 mm
I/O 线路数量
14
端子数量
16
最高工作温度
105 °C
最低工作温度
-40 °C
PWM 通道
YES
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
认证状态
Not Qualified
ROM可编程性
FLASH
座面最大高度
1.2 mm
速度
8 MHz
最大供电电压
5.5 V
最小供电电压
4.5 V
标称供电电压
5 V
表面贴装
YES
技术
HCMOS
温度等级
INDUSTRIAL
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
宽度
4.4 mm
uPs/uCs/外围集成电路类型
MICROCONTROLLER
文档预览
MC68HC908QY4
MC68HC908QT4
MC68HC908QY2
MC68HC908QT2
MC68HC908QY1
MC68HC908QT1
Data Sheet
M68HC08
Microcontrollers
MC68HC908QY4/D
Rev. 5
07/2005
freescale.com
MC68HC908QY4
MC68HC908QT4
MC68HC908QY2
MC68HC908QT2
MC68HC908QY1
MC68HC908QT1
Data Sheet
To provide the most up-to-date information, the revision of our documents on the World Wide Web will be
the most current. Your printed copy may be an earlier revision. To verify you have the latest information
available, refer to:
http://freescale.com/
Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc.
This product incorporates SuperFlash® technology licensed from SST.
© Freescale Semiconductor, Inc., 2005. All rights reserved.
MC68HC908QY/QT Family Data Sheet, Rev. 5
Freescale Semiconductor
3
Revision History
The following revision history table summarizes changes contained in this document. For your
convenience, the page number designators have been linked to the appropriate location.
Revision History (Sheet 1 of 3)
Date
September,
2002
Revision
Level
N/A
Initial release
1.2 Features — Added 8-pin dual flat no lead (DFN) packages to features list.
Figure 1-2. MCU Pin Assignments — Figure updated to include DFN packages.
Figure 2-1. Memory Map — Clarified illegal address and unimplemented
memory.
Figure 2-2. Control, Status, and Data Registers — Corrected bit definitions for
Port A Data Register (PTA) and Data Direction Register A (DDRA).
Table 13-3. Interrupt Sources — Corrected vector addresses for keyboard
interrupt and ADC conversion complete interrupt.
Chapter 13 System Integration Module (SIM) — Removed reference to break
status register as it is duplicated in break module.
11.3.1 Internal Oscillator and 11.3.1.1 Internal Oscillator Trimming — Clarified
oscillator trim option ordering information and what to expect with untrimmed
device.
Figure 11-5. Oscillator Trim Register (OSCTRIM) — Bit 1 designation corrected.
December,
2002
Figure 15-13. Monitor Mode Circuit (Internal Clock, No High Voltage) —
Diagram updated for clarity.
0.1
Figure 12-1. I/O Port Register Summary — Corrected bit definitions for PTA7,
DDRA7, and DDRA6.
Figure 12-2. Port A Data Register (PTA) — Corrected bit definition for PTA7.
Figure 12-3. Data Direction Register A (DDRA) — Corrected bit definitions for
DDRA7 and DDRA6.
Figure 12-6. Port B Data Register (PTB) — Corrected bit definition for PTB1
Chapter 9 Keyboard Interrupt Module (KBI) — Section reworked after deletion
of auto wakeup for clarity.
Chapter 4 Auto Wakeup Module (AWU) — New section added for clarity.
Figure 10-1. LVI Module Block Diagram — Corrected LVI stop representation.
Chapter 16 Electrical Specifications — Extensive changes made to electrical
specifications.
17.5 8-Pin Dual Flat No Lead (DFN) Package (Case #1452) — Added case
outline drawing for DFN package.
Chapter 17 Ordering Information and Mechanical Specifications — Added
ordering information for DFN package.
January,
2003
0.2
4.2 Features — Corrected third bulleted item.
Description
Page
Number(s)
N/A
19
21
27
27
118
113
92
98
150
99
100
101
103
83
49
87
169
177
185
49
MC68HC908QY/QT Family Data Sheet, Rev. 5
4
Freescale Semiconductor
Revision History (Sheet 2 of 3)
Date
Revision
Level
Description
Reformatted to meet latest M68HC08 documentation standards
Figure 1-1. Block Diagram — Diagram redrawn to include keyboard interrupt
module and TCLK pin designator.
Figure 1-2. MCU Pin Assignments — Added TCLK pin designator.
Table 1-2. Pin Functions — Added TCLK pin description.
Table 1-3. Function Priority in Shared Pins — Revised table for clarity and to
add TCLK.
August,
2003
Figure 2-1. Memory Map — Corrected names for the IRQ status and control
register (INTSCR) bits 3–0.
1.0
3.7.3 ADC Input Clock Register — Clarified bit description for the ADC clock
prescaler bits.
4.3 Functional Description — Updated periodic wakeup request values.
Figure 6-1. COP Block Diagram — Reworked for clarity
Chapter 8 External Interrupt (IRQ) — Corrected bit names for MODE, IRQF,
ACK, and IMASK
Chapter 14 Timer Interface Module (TIM) — Added TCLK function.
15.3 Monitor Module (MON) — Updated with additional data.
Chapter 16 Electrical Specifications — Updated with additional data.
Figure 2-2. Control, Status, and Data Registers — Deleted unimplemented
areas from $FFB0–$FFBD and $FFC2–$FFCF as they are actually available.
Also corrected $FFBF designation from unimplemented to reserved.
Figure 6-1. COP Block Diagram — Reworked for clarity
6.3.2 STOP Instruction — Added subsection
13.4.2 Active Resets from Internal Sources — Reworked notes for clarity.
October,
2003
2.0
Table 13-2. Reset Recovery Timing — Replaced previous table with new
information.
Chapter 14 Timer Interface Module (TIM) — Updated with additional data.
Figure 15-3. Break I/O Register Summary — Corrected bit designators for the
BRKAR register
15.3 Monitor Module (MON) — Clarified seventh bullet.
Table 17-1. MC Order Numbers — Corrected temperature and package
designators.
Figure 2-2. Control, Status, and Data Registers — Corrected reset state for the
FLASH Block Protect Register at address location $FFBE and the Internal
Oscillator Trim Value at $FFC0.
Figure 2-5. FLASH Block Protect Register (FLBPR) — Restated reset state for
clarity.
Page
Number(s)
N/A
20
21
22
23
26
47
51
59
77–79
131–139
147
169–173
27
59
60
111
112
131
143
147
175
January,
2004
32
3.0
38
MC68HC908QY/QT Family Data Sheet, Rev. 5
Freescale Semiconductor
5
查看更多>
输出端在不同电的情况下有一个宽频噪声,不知道存何引入,能否帮我看看?
输出端在不同电的情况下仍然有一个宽频的噪声,不知道存何引入的,希望能得到大神的指点。 输出端在不同...
喝罐红牛继续飞 PCB设计
oemaddrtab_cfg.inc修改后编译错误
现在修改oemaddtab_cfg.inc后出现编译错误 错误 115 error A0...
redlark 嵌入式系统
TPS2350的使用
请问:那一位使用过TPS2350?我想使用,可否借鉴您的宝贵经验?谢谢! TPS2350的使用 ...
xujian2000 模拟与混合信号
有人用过PADS9.5的HyperLynx做电路仿真 吗 ?
请问: 有人用过PADS9.5的HyperLynx做电路仿真 吗 ?用着咋样 ? 谢谢! 有人用过...
yhye2world 综合技术交流
这款基于TinySwitch-III的反激开关电源
想请教一下整流桥VD(集成器件)、TNY278P集成芯片的S极的发热功率怎么估算??? 这款基于...
西里古1992 模拟电子
开源 WebSerial TERMINAL
一个开源的 WebSerial TERMINAL https://termina...
dcexpert DIY/开源硬件专区
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消