首页 > 器件类别 > 存储 > 存储

MCM63Z918TQ8

IC,SYNC SRAM,512KX18,CMOS,QFP,100PIN,PLASTIC

器件类别:存储    存储   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

下载文档
器件参数
参数名称
属性值
厂商名称
NXP(恩智浦)
零件包装代码
QFP
包装说明
QFP,
针数
100
Reach Compliance Code
unknown
ECCN代码
3A991.B.2.A
最长访问时间
8 ns
其他特性
FLOW-THROUGH OR PIPELINED ARCHTECTURE
JESD-30 代码
R-PQFP-G100
长度
22 mm
内存密度
9437184 bit
内存集成电路类型
ZBT SRAM
内存宽度
18
功能数量
1
端子数量
100
字数
524288 words
字数代码
512000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
512KX18
封装主体材料
PLASTIC/EPOXY
封装代码
QFP
封装形状
RECTANGULAR
封装形式
FLATPACK
并行/串行
PARALLEL
认证状态
Not Qualified
座面最大高度
2.4 mm
最大供电电压 (Vsup)
3.465 V
最小供电电压 (Vsup)
3.135 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子形式
GULL WING
端子节距
1.27 mm
端子位置
QUAD
宽度
14 mm
文档预览
MOTOROLA
Freescale Semiconductor, Inc.
SEMICONDUCTOR TECHNICAL DATA
Order this document
by MCM63Z836/D
Product Preview
256K x 36 and 512K x 18 Bit
ZBT
r
Fast Static RAM
MCM63Z836
MCM63Z918
Freescale Semiconductor, Inc...
The ZBT RAM is an 8M–bit synchronous fast static RAM designed to provide
Zero Bus Turnaround
r
. The ZBT RAM allows 100% use of bus cycles during
back–to–back read/write and write/read cycles. The MCM63Z836 (organized as
256K words by 36 bits) and the MCM63Z918 (organized as 512K words by 18
bits) are fabricated in Motorola’s high performance silicon gate CMOS tech-
nology. This device integrates input registers, an output register, a 2–bit address
counter, and high speed SRAM onto a single monolithic circuit for reduced parts
count in communication applications. Synchronous design allows precise cycle
control with the use of an external positive–edge–triggered clock (CK). CMOS
circuitry reduces the overall power consumption of the integrated functions for
greater reliability.
Addresses (SA), data inputs (DQ), and all control signals except output enable
(G) and linear burst order (LBO) are clock (CK) controlled through positive–
edge–triggered noninverting registers.
Write cycles are internally self–timed and are initiated by the rising edge of the
clock (CK) input. This feature eliminates complex off–chip write pulse generation
and provides increased timing flexibility for incoming signals. Write data is
supplied to the memory one cycle after the write sequence initiation for the flow–
through device, and two cycles after the write sequence initiation for the pipelined
device.
For flow–through read cycles, the SRAM allows output data to simply flow freely from the memory
array. For pipelined read cycles, the SRAM output data is temporarily stored by an edge–triggered
output register and then released to the output buffers at the next rising edge of clock (CK).
The MCM63Z836 and MCM63Z918 operate from a 3.3 V core power supply and all outputs oper-
ate on a 2.5 V or 3.3 V power supply. All inputs and outputs are JEDEC Standard JESD8–A and
JESD8–5 compatible.
3.3 V
±5%
Core Power Supply, 2.5 V or 3.3 V I/O Supply
MCM63Z836 / 918–7 = 7 ns Flow–Through Access / 2.6 ns Pipelined Access (225 MHz)
MCM63Z836 / 918–8 = 8 ns Flow–Through Access / 3 ns Pipelined Access (200 MHz)
MCM63Z836 / 918–8.5 = 8.5 ns Flow–Through Access / 3.5 ns Pipelined Access (166 MHz)
Selectable Read/Write Functionality (Flow–Through/Pipelined)
Selectable Burst Sequencing Order (Linear/Interleaved)
Internally Self–Timed Write Cycle
Two–Cycle Deselect (Pipelined)
Byte Write Control
ADV Controlled Burst
Simplified JTAG
100–Pin TQFP and 119–Bump PBGA Packages
TQ PACKAGE
TQFP
CASE 983A–01
ZP PACKAGE
PBGA
CASE 999–02
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc., and the architecture is supported by
Micron Technology, Inc. and Motorola, Inc.
This document contains information on a new product under development. Motorola reserves the right to change or discontinue this product without notice.
REV 4
12/20/99
©
Motorola, Inc. 1999
MOTOROLA FAST SRAM
For More Information On This Product,
Go to: www.freescale.com
MCM63Z836•MCM63Z918
1
Freescale Semiconductor, Inc.
LOGIC BLOCK DIAGRAM
LBO
BURST
ADDRESS
COUNTER
ADDRESS
REGISTER
MEMORY
ARRAY
SA
DATA–IN
REGISTER
CK
CONTROL
LOGIC
CKE
K
WRITE
ADDRESS
REGISTER
WRITE
ADDRESS
REGISTER
K
Freescale Semiconductor, Inc...
K
DATA–IN
REGISTER*
SE1
SE2
SE3
ADV
SW
SBx
G
CONTROL
REGISTER
CONTROL
LOGIC
K
DATA–OUT
REGISTER*
DQ
* Valid only for pipelined device.
MCM63Z836•MCM63Z918
2
For More Information On This Product,
Go to: www.freescale.com
MOTOROLA FAST SRAM
Freescale Semiconductor, Inc.
MCM63Z836 PIN ASSIGNMENTS
SA
SA
SE1
SE2
SBd
SBc
SBb
SBa
SE3
VDD
VSS
CK
SW
CKE
G
ADV
NC
SA
SA
SA
1
DQb
DQb
DQb
VDDQ
VSS
DQb
DQb
DQb
DQb
VSS
VDDQ
DQb
DQb
VSS
FT
VDD
VSS
DQa
DQa
VDDQ
VSS
DQa
DQa
DQa
DQa
VSS
VDDQ
DQa
DQa
DQa
A
B
NC
C
D
DQc
E
DQc
F
G
DQc
H
DQc
J
K
DQd
L
DQd
M
VDDQ
N
DQd
P
DQd
R
T
NC
U
NC
SA
TDI
SA
TCK
SA
NC
VSS
VDDQ TMS
TDO TRST VDDQ
VDD
DQd
SA
VSS
LBO
SA0
VDD
VSS
FT
DQa
SA
DQa
NC
DQd
VSS
SA1
VSS
DQa
DQa
DQd
VSS
CKE
VSS
DQa VDDQ
DQd
SBd
NC
SBa
DQa
DQa
DQd
VSS
CK
VSS
DQa
DQa
DQc
VSS
SW
VSS
FT
DQb
DQb
VDDQ VDD
VDD VDD
VDD VDDQ
DQc
SBc
SA
SBb
DQb
DQb
VDDQ
DQc
DQc
VSS
VSS
SE1
G
VSS
VSS
DQb
DQb
DQb VDDQ
DQc
VSS
NC
VSS
DQb
DQb
NC
SE2
SA
SA
SA
ADV
VDD
SA
SA
SE3
SA
NC
NC
VDDQ
2
SA
3
SA
4
NC
5
SA
6
SA
7
VDDQ
Freescale Semiconductor, Inc...
DQc
DQc
DQc
VDDQ
VSS
DQc
DQc
DQc
DQc
VSS
VDDQ
DQc
DQc
FT
VDD
VDD
VSS
DQd
DQd
VDDQ
VSS
DQd
DQd
DQd
DQd
VSS
VDDQ
DQd
DQd
DQd
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
1
80
2
79
3
78
4
77
5
76
6
75
7
74
8
73
9
72
10
71
11
70
12
69
13
68
14
67
15
66
16
65
17
64
18
63
19
62
20
61
21
60
22
59
23
58
24
57
25
56
26
55
27
54
28
53
29
52
30
51
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
LBO
SA
SA
SA
SA
SA1
SA0
NC
NC
VSS
VDD
NC
NC
SA
SA
SA
SA
SA
SA
SA
100–PIN TQFP
TOP VIEW
119–BUMP PGBA
TOP VIEW
Not to Scale
MOTOROLA FAST SRAM
For More Information On This Product,
Go to: www.freescale.com
MCM63Z836•MCM63Z918
3
Freescale Semiconductor, Inc.
MCM63Z836 TQFP PIN DESCRIPTIONS
Pin Locations
85
89
87
(a) 51, 52, 53, 56, 57, 58, 59, 62, 63
(b) 68, 69, 72, 73, 74, 75, 78, 79, 80
(c) 1, 2, 3, 6, 7, 8, 9, 12, 13
(d) 18, 19, 22, 23, 24, 25, 28, 29, 30
14, 66
Symbol
ADV
CK
CKE
DQx
Type
Input
Input
Input
I/O
Description
Synchronous Load/Advance: Loads a new address into counter when
low. RAM uses internally generated burst addresses when high.
Clock: This signal registers the address, data in, and all control signals
except G and LBO.
Clock Enable: Disables the CK input when CKE is high.
Synchronous Data I/O: “x” refers to the byte being read or written
(byte a, b, c, d).
FT
Input
Flow–Through Option Input: This pin must remain in steady state (this
signal is not registered or latched). It must be tied high or low.
Low — flow–through functionality.
High — pipelined functionality.
Asynchronous Output Enable.
Linear Burst Order Input: This pin must remain in steady state (this
signal not registered or latched). It must be tied high or low.
Low — linear burst counter.
High — interleaved burst counter.
Synchronous Address Inputs: These inputs are registered and must
meet setup and hold times.
Synchronous Burst Address Inputs: The two LSB’s of the address field.
These pins must preset the burst address counter values. These inputs
are registered and must meet setup and hold times.
Synchronous Byte Write Inputs: Enables write to byte “x”
(byte a, b, c, d) in conjunction with SW. Has no effect on read cycles.
Synchronous Chip Enable: Active low to enable chip.
Synchronous Chip Enable: Active high for depth expansion.
Synchronous Chip Enable: Active low for depth expansion.
Synchronous Write: This signal writes only those bytes that have been
selected using the byte write SBx pins.
Core Power Supply.
I/O Power Supply.
Ground.
No Connection: There is no connection to the chip.
86
G
LBO
Input
Input
Freescale Semiconductor, Inc...
31
32, 33, 34, 35, 44, 45, 46, 47, 48, 49, 50,
81, 82, 83, 99, 100
37, 36
SA
SA0, SA1
Input
Input
93, 94, 95, 96
(a) (b) (c) (d)
98
97
92
88
15, 16, 41, 65, 91
4, 11, 20, 27, 54, 61, 70, 77
5, 10, 17, 21, 26, 40, 55, 60, 64, 67,
71, 76, 90
38, 39, 42, 43, 84
SBx
SE1
SE2
SE3
SW
VDD
VDDQ
VSS
NC
Input
Input
Input
Input
Input
Supply
Supply
Supply
MCM63Z836•MCM63Z918
4
For More Information On This Product,
Go to: www.freescale.com
MOTOROLA FAST SRAM
Freescale Semiconductor, Inc.
MCM63Z836 PBGA PIN DESCRIPTIONS
Pin Locations
4B
4K
4M
(a) 6K, 7K, 6L, 7L, 6M, 6N, 7N, 6P, 7P
(b) 6D, 7D, 6E, 7E, 6F, 6G, 7G, 6H, 7H
(c) 1D, 2D, 1E, 2E, 2F, 1G, 2G, 1H, 2H
(d) 1K, 2K, 1L, 2L, 2M, 1N, 2N, 1P, 2P
5J, 5R
Symbol
ADV
CK
CKE
DQx
Type
Input
Input
Input
I/O
Description
Synchronous Load/Advance: Loads a new address into counter when
low. RAM uses internally generated burst addresses when high.
Clock: This signal registers the address, data in, and all control signals
except G and LBO.
Clock Enable: Disables the CK input when CKE is high.
Synchronous Data I/O: “x” refers to the byte being read or written
(byte a, b, c, d).
FT
Input
Flow–Through Option Input: This pin must remain in steady state (this
signal is not registered or latched). It must be tied high or low.
Low — flow–through functionality.
High — pipelined functionality.
Asynchronous Output Enable.
Linear Burst Order Input: This pin must remain in steady state (this
signal not registered or latched). It must be tied high or low.
Low — linear burst counter.
High — interleaved burst counter.
Synchronous Address Inputs: These inputs are registered and must
meet setup and hold times.
Synchronous Burst Address Inputs: The two LSBs of the address field.
These pins must preset the burst address counter values. These inputs
are registered and must meet setup and hold times.
Synchronous Byte Write Inputs: Enables write to byte “x” (byte a, b,
c, d) in conjunction with SW. Has no effect on read cycles.
Synchronous Chip Enable: Active low to enable chip.
Synchronous Chip Enable: Active high for depth expansion.
Synchronous Chip Enable: Active low for depth expansion.
Synchronous Write: This signal writes only those bytes that have been
selected using the byte write SBx pins.
Boundary Scan Pin, Test Clock: If boundary scan is not used, TCK
must be tied to VDD or VSS.
Boundary Scan Pin, Test Data In.
Boundary Scan Pin, Test Data Out.
Boundary Scan Pin, Test Mode Select.
Boundary Scan Pin, Asynchronous Test Reset. If boundary scan is not
used, TRST must be tied to VSS.
Core Power Supply.
I/O Power Supply.
Ground.
No Connection: There is no connection to the chip.
4F
G
LBO
Input
Input
Freescale Semiconductor, Inc...
3R
2A, 3A, 5A, 6A, 3B, 5B, 2C, 3C, 5C, 6C,
4G, 2R, 6R, 3T, 4T, 5T
4N, 4P
SA
SA1, SA0
Input
Input
5L, 5G, 3G, 3L
(a) (b) (c) (d)
4E
2B
6B
4H
4U
3U
5U
2U
6U
4C, 2J, 3J, 4J, 6J, 1R, 4R
1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U
3D, 5D, 3E, 5E, 3F, 5F, 3H, 5H, 3K, 5K,
3M, 5M, 3N, 5N, 3P, 5P, 7T
4A, 1B, 7B, 1C, 7C, 4D, 7R, 1T, 2T, 6T
SBx
SE1
SE2
SE3
SW
TCK
TDI
TDO
TMS
TRST
VDD
VDDQ
VSS
NC
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
Supply
Supply
Supply
MOTOROLA FAST SRAM
For More Information On This Product,
Go to: www.freescale.com
MCM63Z836•MCM63Z918
5
查看更多>
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消