首页 > 器件类别 > 存储 > 存储

MT40A1G4SA-075:F

DDR DRAM, 1GX4, CMOS, PBGA78, FBGA-78

器件类别:存储    存储   

厂商名称:Micron Technology

厂商官网:http://www.mdtic.com.tw/

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Micron Technology
包装说明
TFBGA,
Reach Compliance Code
compliant
访问模式
FOUR BANK PAGE BURST
其他特性
AUTO/SELF REFRESH
JESD-30 代码
R-PBGA-B78
JESD-609代码
e1
长度
11 mm
内存密度
4294967296 bit
内存集成电路类型
DDR DRAM
内存宽度
4
功能数量
1
端口数量
1
端子数量
78
字数
1073741824 words
字数代码
1000000000
工作模式
SYNCHRONOUS
最高工作温度
95 °C
最低工作温度
组织
1GX4
封装主体材料
PLASTIC/EPOXY
封装代码
TFBGA
封装形状
RECTANGULAR
封装形式
GRID ARRAY, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度)
260
座面最大高度
1.2 mm
自我刷新
YES
最大供电电压 (Vsup)
1.26 V
最小供电电压 (Vsup)
1.14 V
标称供电电压 (Vsup)
1.2 V
表面贴装
YES
技术
CMOS
温度等级
OTHER
端子面层
Tin/Silver/Copper (Sn/Ag/Cu)
端子形式
BALL
端子节距
0.8 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
30
宽度
7.5 mm
文档预览
4Gb: x4, x8, x16 DDR4 SDRAM
Features
DDR4 SDRAM
MT40A1G4
MT40A512M8
MT40A256M16
Features
V
DD
= V
DDQ
= 1.2V ±60mV
V
PP
= 2.5V, –125mV/+250mV
On-die, internal, adjustable V
REFDQ
generation
1.2V pseudo open-drain I/O
T
C
maximum up to 95°C
– 64ms, 8192-cycle refresh up to 85°C
– 32ms, 8192-cycle refresh at >85°C to 95°C
16 internal banks (x4, x8): 4 groups of 4 banks each
8 internal banks (x16): 2 groups of 4 banks each
8n-bit prefetch architecture
Programmable data strobe preambles
Data strobe preamble training
Command/Address latency (CAL)
Multipurpose register READ and WRITE capability
Write leveling
Self refresh mode
Low-power auto self refresh (LPASR)
Temperature controlled refresh (TCR)
Fine granularity refresh
Self refresh abort
Maximum power saving
Output driver calibration
Nominal, park, and dynamic on-die termination
(ODT)
Data bus inversion (DBI) for data bus
Command/Address (CA) parity
Databus write cyclic redundancy check (CRC)
Per-DRAM addressability
Connectivity test
sPPR and hPPR capability
JEDEC JESD-79-4 compliant
Options
1
• Configuration
– 1 Gig x 4
– 512 Meg x 8
– 256 Meg x 16
• FBGA package (Pb-free) – x4, x8
– 78-ball (9mm x 11.5mm) – Rev. A
– 78-ball (9mm x 10.5mm) – Rev. B
– 78-ball (8mm x 12mm) – Rev. E
– 78-ball (7.5mm x 11mm) – Rev. F
• FBGA package (Pb-free) – x16
– 96-ball (9mm x 14mm) – Rev. A
– 96-ball (9mm x 14mm) – Rev. B
– 96-ball (7.5mm x 13.5mm) – Rev. E, F
• Timing – cycle time
– 0.625ns @ CL = 22 (DDR4-3200)
– 0.682ns @ CL = 20 (DDR4-2933)
– 0.682ns @ CL = 21 (DDR4-2933)
– 0.750ns @ CL = 18 (DDR4-2666)
– 0.750ns @ CL = 19 (DDR4-2666)
– 0.833ns @ CL = 16 (DDR4-2400)
– 0.833ns @ CL = 17 (DDR4-2400)
– 0.937ns @ CL = 15 (DDR4-2133)
– 0.937ns @ CL = 16 (DDR4-2133)
– 1.071ns @ CL = 13 (DDR4-1866)
• Operating temperature
– Commercial (0° T
C
95°C)
– Industrial (–40° T
C
95°C)
– Revision
Marking
1G4
512M8
256M16
2
HX
RH
WE
SA
HA
GE
LY
-062E
-068E
-068
-075E
-075
-083E
-083
-093E
-093
-107E
None
IT
:A
:B
:E
:F
Notes:
1. Not all options listed can be combined to
define an offered product. Use the part
catalog search on
http://www.micron.com
for available offerings.
2. Not available on Rev. A.
3. Restricted and limited availability.
CCMTD-1725822587-9046
4gb_ddr4_dram.pdf - Rev. K 06/18 EN
1
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2014 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
4Gb: x4, x8, x16 DDR4 SDRAM
Features
Table 1: Key Timing Parameters
Speed Grade
1
-062Y
-062E
-068
-075E
-075
-083E
-083
-093E
-093
-107E
Note:
Data Rate (MT/s)
3200
3200
2933
2666
2666
2400
2400
2133
2133
1866
Target
t
RCD-
t
RP-CL
22-22-22
22-22-22
21-21-21
18-18-18
19-19-19
16-16-16
17-17-17
15-15-15
16-16-16
13-13-13
t
RCD
(ns)
t
RP
(ns)
CL (ns)
13.75 (13.32)
13.75
14.32 (13.75)
13.50
14.25
13.32
14.16 (13.75)
14.06 (13.50)
15.00
13.92 (13.50)
13.75 (13.32)
13.75
14.32 (13.75)
13.50
14.25
13.32
14.16 (13.75)
14.06 (13.50)
15.00
13.92 (13.50)
13.75 (13.32)
13.75
14.32 (13.75)
13.50
14.25
13.32
14.16 (13.75)
14.06 (13.50)
15.00
13.92 (13.50)
1. Refer to the Speed Bin Tables for additional details.
Table 2: Addressing
Parameter
Number of bank groups
Bank group address
Bank count per group
Bank address in bank group
Row addressing
Column addressing
Page size
1
Notes:
1024 Meg x 4
4
BG[1:0]
4
BA[1:0]
64K (A[15:0])
1K (A[9:0])
512B / 1KB
2
512 Meg x 8
4
BG[1:0]
4
BA[1:0]
32K (A[14:0])
1K (A[9:0])
1KB
256 Meg x 16
2
BG0
4
BA[1:0]
32K (A[14:0])
1K (A[9:0])
2KB
1. Page size is per bank, calculated as follows:
Page size = 2
COLBITS
× ORG/8, where COLBIT = the number of column address bits and ORG = the number of
DQ bits.
2. Die revision dependant.
CCMTD-1725822587-9046
4gb_ddr4_dram.pdf - Rev. K 06/18 EN
2
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2014 Micron Technology, Inc. All rights reserved.
4Gb: x4, x8, x16 DDR4 SDRAM
Features
Figure 1: Order Part Number Example
Example Part Number: MT40A1G4-083:B
-
MT40A
Configuration
Package
Speed
:
Revision
{
Configuration
1 Gig x 4
512 Meg x 8
256Meg x 16
1G4
512M8
256M16
Mark
HX
RH
WE
SA
HA
GE
LY
–107E
–093
–093E
–083
–083E
–075
–075E
–068
–068E
–062E
Revision
:A, :B, :E, :F
Case Temperature
Commercial
Package
78-ball 9.0mm x 11.5mm FBGA
78-ball 9.0mm x 10.5mm FBGA
78-ball 8.0mm x 12.0mm FBGA
78-ball 7.5mm x 11.0mm FBGA
96-ball 9.0mm x 14.0mm FBGA
96-ball 9.0mm x 14.0mm FBGA
96-ball 7.5mm x 13.5mm FBGA
Industrial
Speed Grade
t
CK
t
CK
t
CK
t
CK
t
CK
t
CK
t
CK
t
CK
t
CK
t
CK
None
IT
= 1.071ns, CL = 13
= 0.937ns, CL = 16
= 0.937ns, CL = 15
= 0.833ns, CL = 17
= 0.833ns, CL = 16
= 0.750ns, CL = 19
= 0.750ns, CL = 18
= 0.682ns, CL = 21
= 0.682ns, CL = 20
= 0.625ns, CL = 22
CCMTD-1725822587-9046
4gb_ddr4_dram.pdf - Rev. K 06/18 EN
3
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2014 Micron Technology, Inc. All rights reserved.
4Gb: x4, x8, x16 DDR4 SDRAM
Features
Contents
Important Notes and Warnings .......................................................................................................................
General Notes and Description .......................................................................................................................
Description ................................................................................................................................................
Industrial Temperature ...............................................................................................................................
General Notes ............................................................................................................................................
Definitions of the Device-Pin Signal Level ...................................................................................................
Definitions of the Bus Signal Level ...............................................................................................................
Functional Block Diagrams .............................................................................................................................
Ball Assignments ............................................................................................................................................
Ball Descriptions ............................................................................................................................................
Package Dimensions .......................................................................................................................................
State Diagram ................................................................................................................................................
Functional Description ...................................................................................................................................
RESET and Initialization Procedure .................................................................................................................
Power-Up and Initialization Sequence .........................................................................................................
RESET Initialization with Stable Power Sequence .........................................................................................
Uncontrolled Power-Down Sequence ..........................................................................................................
Programming Mode Registers .........................................................................................................................
Mode Register 0 ..............................................................................................................................................
Burst Length, Type, and Order .....................................................................................................................
CAS Latency ...............................................................................................................................................
Test Mode ..................................................................................................................................................
Write Recovery (WR)/READ-to-PRECHARGE ...............................................................................................
DLL RESET .................................................................................................................................................
Mode Register 1 ..............................................................................................................................................
DLL Enable/DLL Disable ............................................................................................................................
Output Driver Impedance Control ...............................................................................................................
ODT R
TT(NOM)
Values ..................................................................................................................................
Additive Latency .........................................................................................................................................
DQ RX EQ ..................................................................................................................................................
Write Leveling ............................................................................................................................................
Output Disable ...........................................................................................................................................
Termination Data Strobe .............................................................................................................................
Mode Register 2 ..............................................................................................................................................
CAS WRITE Latency ....................................................................................................................................
Low-Power Auto Self Refresh .......................................................................................................................
Dynamic ODT ............................................................................................................................................
Write Cyclic Redundancy Check Data Bus ....................................................................................................
Mode Register 3 ..............................................................................................................................................
Multipurpose Register ................................................................................................................................
WRITE Command Latency When CRC/DM is Enabled .................................................................................
Fine Granularity Refresh Mode ....................................................................................................................
Temperature Sensor Status .........................................................................................................................
Per-DRAM Addressability ...........................................................................................................................
Gear-Down Mode .......................................................................................................................................
Mode Register 4 ..............................................................................................................................................
Hard Post Package Repair Mode ..................................................................................................................
Soft Post Package Repair Mode ....................................................................................................................
WRITE Preamble ........................................................................................................................................
READ Preamble ..........................................................................................................................................
19
19
19
20
20
21
21
22
24
26
29
36
38
39
39
42
43
44
47
49
50
50
50
50
51
52
53
53
53
53
54
54
54
55
57
57
57
57
58
59
60
60
60
60
60
61
62
62
63
63
CCMTD-1725822587-9046
4gb_ddr4_dram.pdf - Rev. K 06/18 EN
4
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2014 Micron Technology, Inc. All rights reserved.
4Gb: x4, x8, x16 DDR4 SDRAM
Features
READ Preamble Training ............................................................................................................................ 63
Temperature-Controlled Refresh ................................................................................................................. 63
Command Address Latency ........................................................................................................................ 63
Internal V
REF
Monitor ................................................................................................................................. 63
Maximum Power Savings Mode ................................................................................................................... 64
Mode Register 5 .............................................................................................................................................. 65
Data Bus Inversion ..................................................................................................................................... 66
Data Mask .................................................................................................................................................. 67
CA Parity Persistent Error Mode .................................................................................................................. 67
ODT Input Buffer for Power-Down .............................................................................................................. 67
CA Parity Error Status ................................................................................................................................. 67
CRC Error Status ......................................................................................................................................... 67
CA Parity Latency Mode .............................................................................................................................. 67
Mode Register 6 .............................................................................................................................................. 68
t
CCD_L Programming ................................................................................................................................. 69
V
REFDQ
Calibration Enable .......................................................................................................................... 69
V
REFDQ
Calibration Range ........................................................................................................................... 69
V
REFDQ
Calibration Value ............................................................................................................................ 70
DQ RX EQ .................................................................................................................................................. 70
Truth Tables ................................................................................................................................................... 71
NOP Command .............................................................................................................................................. 74
DESELECT Command .................................................................................................................................... 74
DLL-Off Mode ................................................................................................................................................ 74
DLL-On/Off Switching Procedures .................................................................................................................. 76
DLL Switch Sequence from DLL-On to DLL-Off ........................................................................................... 76
DLL-Off to DLL-On Procedure .................................................................................................................... 78
Input Clock Frequency Change ....................................................................................................................... 79
Write Leveling ................................................................................................................................................ 80
DRAM Setting for Write Leveling and DRAM TERMINATION Function in that Mode ..................................... 81
Procedure Description ................................................................................................................................ 82
Write Leveling Mode Exit ............................................................................................................................ 83
Command Address Latency ............................................................................................................................ 85
Low-Power Auto Self Refresh Mode ................................................................................................................. 90
Manual Self Refresh Mode .......................................................................................................................... 90
Multipurpose Register .................................................................................................................................... 92
MPR Reads ................................................................................................................................................. 93
MPR Readout Format ................................................................................................................................. 95
MPR Readout Serial Format ........................................................................................................................ 95
MPR Readout Parallel Format ..................................................................................................................... 96
MPR Readout Staggered Format .................................................................................................................. 97
MPR READ Waveforms ............................................................................................................................... 98
MPR Writes ............................................................................................................................................... 100
MPR WRITE Waveforms ............................................................................................................................. 101
MPR REFRESH Waveforms ........................................................................................................................ 102
Gear-Down Mode .......................................................................................................................................... 105
Maximum Power-Saving Mode ....................................................................................................................... 108
Maximum Power-Saving Mode Entry .......................................................................................................... 108
Maximum Power-Saving Mode Entry in PDA .............................................................................................. 109
CKE Transition During Maximum Power-Saving Mode ................................................................................ 109
Maximum Power-Saving Mode Exit ............................................................................................................ 109
Command/Address Parity .............................................................................................................................. 111
Per-DRAM Addressability .............................................................................................................................. 119
CCMTD-1725822587-9046
4gb_ddr4_dram.pdf - Rev. K 06/18 EN
5
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2014 Micron Technology, Inc. All rights reserved.
查看更多>
谁能告诉我管脚16,17和32,33怎么分开啊?
为什么28027的板子上J6的7,8管脚和J2的67管脚都是连着GPIO16和17呢?菜鸟,求解释!...
伤心起航 微控制器 MCU
fpga流水线问题
大家就FPGA流水线技术广泛讨论一下啊 fpga流水线问题 ...
eeleader FPGA/CPLD
cortex-M4、cortex-M4F有什么升级?
从上图中,可以看出cortex-M4比上一代cortex-M3多了 Floating-Point...
Jacktang DSP 与 ARM 处理器
写了一个AD程序,仿真的时候怎么只运行了一次?
怎么后边没数据了? 写了一个AD程序,仿真的时候怎么只运行了一次? {:1_101:}你问题是不是...
HAORUIMIN FPGA/CPLD
易电源试用第一帖
昨天,E电源模块到手,今天正好休息。马上开始试用。 先上图片: 打开封面: 易电源试用第一帖 帖...
daijun 模拟与混合信号
模拟电子技术、数字电子技术---童诗白、华成英、阎石、康华光---整理下载
新的一年,特整理模拟电子、数字电子方面的经典书籍,作为新年礼包献给大家 祝大家新的一年都能学到好东西...
tiankai001 模拟电子
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消