首页 > 器件类别 > 存储 > 存储

MT42L192M32D3LD-3IT:A

DDR DRAM, 192MX32, CMOS, PBGA220, 14 X 14 MM, GREEN, FBGA-220

器件类别:存储    存储   

厂商名称:Micron Technology

厂商官网:http://www.mdtic.com.tw/

下载文档
器件参数
参数名称
属性值
厂商名称
Micron Technology
包装说明
VFBGA,
Reach Compliance Code
compliant
访问模式
MULTI BANK PAGE BURST
其他特性
SELF REFRESH; IT ALSO REQUIRES 1.2V NOM
JESD-30 代码
S-PBGA-B220
长度
14 mm
内存密度
6442450944 bit
内存集成电路类型
DDR DRAM
内存宽度
32
功能数量
1
端口数量
1
端子数量
220
字数
201326592 words
字数代码
192000000
工作模式
SYNCHRONOUS
组织
192MX32
封装主体材料
PLASTIC/EPOXY
封装代码
VFBGA
封装形状
SQUARE
封装形式
GRID ARRAY, VERY THIN PROFILE, FINE PITCH
座面最大高度
1 mm
自我刷新
YES
最大供电电压 (Vsup)
1.95 V
最小供电电压 (Vsup)
1.7 V
标称供电电压 (Vsup)
1.8 V
表面贴装
YES
技术
CMOS
端子形式
BALL
端子节距
0.5 mm
端子位置
BOTTOM
宽度
14 mm
文档预览
2Gb: x16, x32 Mobile LPDDR2 SDRAM S4
Features
Mobile LPDDR2 SDRAM
MT42L128M16D1, MT42L64M32D1, MT42L64M64D2,
MT42L128M32D2, MT42L256M32D4, MT42L128M64D4
MT42L96M64D3, MT42L192M32D3
Features
• Ultra low-voltage core and I/O power supplies
– V
DD2
= 1.14–1.30V
– V
DDCA
/V
DDQ
= 1.14–1.30V
– V
DD1
= 1.70–1.95V
• Clock frequency range
– 533–10 MHz (data rate range: 1066–20 Mb/s/pin)
• Four-bit prefetch DDR architecture
• Eight internal banks for concurrent operation
• Multiplexed, double data rate, command/address
inputs; commands entered on every CK edge
• Bidirectional/differential data strobe per byte of
data (DQS/DQS#)
• Programmable READ and WRITE latencies (RL/WL)
• Programmable burst lengths: 4, 8, or 16
• Per-bank refresh for concurrent operation
• On-chip temperature sensor to control self refresh
rate
• Partial-array self refresh (PASR)
• Deep power-down mode (DPD)
• Selectable output drive strength (DS)
• Clock stop capability
• RoHS-compliant, “green” packaging
Table 1: Key Timing Parameters
Speed
Grade
-18
2
-25
-3
Clock
Rate
(MHz)
533
400
333
Data Rate
(Mb/s/pin) RL WL
1066
800
667
8
6
5
4
3
2
Options
• V
DD2
: 1.2V
• Configuration
– 16 Meg x 16 x 8 banks x 1 die
– 8 Meg x 32 x 8 banks x 1 die
– 8 Meg x 32 x 8 banks x 2 die
– 16 Meg x 16 x 8 banks x 4 die
– 8 Meg x 32 x 8 banks x 2 die
– 8 Meg x 32 x 8 banks x 3 die
– 8 Meg x 32 x 8 banks x 4 die
– 16 Meg x 16 x 8 banks x 2 die +
8 Meg x 32 x 8 banks x 1 die
• Device type
– LPDDR2-S4, 1 die in package
– LPDDR2-S4, 2 die in package
– LPDDR2-S4, 3 die in package
– LPDDR2-S4, 4 die in package
• FBGA“green” package
– 134-ball FBGA (11mm x 11.5mm)
– 134-ball FBGA (11.5mm x 11.5mm)
– 168-ball FBGA (12mm x 12mm)
– 168-ball FBGA (12mm x 12mm)
– 168-ball FBGA (12mm x 12mm)
– 216-ball FBGA (12mm x 12mm)
– 216-ball FBGA (12mm x 12mm)
– 216-ball FBGA (12mm x 12mm)
– 220-ball FBGA (14mm x 14mm)
– 220-ball FBGA (14mm x 14mm)
• Timing – cycle time
– 1.875ns @ RL = 8
– 2.5ns @ RL = 6
– 3.0ns @ RL = 5
• Operating temperature range
– From –25°C to +85°C
– From –40°C to +105°C
• Revision
Notes:
Marking
L
128M16
64M32
128M32
256M32
64M64
96M64
128M64
192M32
D1
D2
D3
D4
MH
MG
KL
LE
KP
KH
KJ
KU
MP
LD
-18
2
-25
-3
IT
AT
:A
t
RCD/
t
RP
1
Typical
Typical
Typical
1. For fast
t
RCD/
t
RP, contact factory.
2. For -18 speed grade, contact factory.
PDF: 09005aef83f3f2eb
2gb_mobile_lpddr2_s4_g69a.pdf – Rev. N 3/12 EN
1
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2010 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
2Gb: x16, x32 Mobile LPDDR2 SDRAM S4
Features
Table 2: Single Channel S4 Configuration Addressing
128 Meg x 16
Figure 3
(page 16)
CS0#
CS1#
Row addressing
Column ad-
dressing
Number of die
Die per
rank (CS#)
Ranks per
channel
1
CS0#
CS1#
CS0#
CS1#
16 Meg x 16 x 8
banks
na
16K (A[13:0])
1K (A[9:0])
na
1
1
0
1
64 Meg x 32
Figure 3
(page 16)
8 Meg x 32 x 8
banks
na
16K (A[13:0])
512 (A[8:0])
na
1
1
0
1
128 Meg x 32
Figure 4
(page 17)
8 Meg x 32 x 8
banks
8 Meg x 32 x 8
banks
16K (A[13:0])
512 (A[8:0])
512 (A[8:0])
2
1
1
2
192 Meg x 32
Figure 6
(page 19)
16 Meg x 16 x 8
banks x 2
8 Meg x 32 x 8
banks
16K (A[13:0])
1K (A[9:0])
512 (A[8:0])
3
2
1
2
256 Meg x 32
Figure 9
(page 22)
16 Meg x 16 x 8
banks x 2
16 Meg x 16 x 8
banks x 2
16K (A[13:0])
1K (A[9:0])
1K (A[9:0])
4
2
2
2
Architecture
Die configu-
ration
Table 3: Dual Channel S4 Configuration Addressing
Architecture
Die configuration
Row addressing
Column
addressing
Number of die
Die per
rank (CS#)
Ranks per
channel
1
Note:
CS0#
CS1#
Channel A
Channel B
CS0#
CS1#
64 Meg x 64
Figure 5 (page 18)
8 Meg x 32 x 8 banks
16K (A[13:0])
512 (A[8:0])
na
2
1
0
1
1
96 Meg x 64
Figure 8 (page 21)
8 Meg x 32 x 8 banks
16K (A[13:0])
512 (A[8:0])
512 (A[8:0])
3
1
1-chan A, 0-chan B
2
1
128 Meg x 64
Figure 7 (page 20)
8 Meg x 32 x 8 banks
16K (A[13:0])
512 (A[8:0])
512 (A[8:0])
4
1
1
2
2
1. A channel is a complete LPDRAM interface, including command/address and data pins.
See Package Block Diagrams (page 16) for descriptions of signal connections and die configurations for each re-
spective architecture.
PDF: 09005aef83f3f2eb
2gb_mobile_lpddr2_s4_g69a.pdf – Rev. N 3/12 EN
2
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2010 Micron Technology, Inc. All rights reserved.
2Gb: x16, x32 Mobile LPDDR2 SDRAM S4
Features
Part Numbering
Figure 1: 2Gb LPDDR2 Part Numbering
MT
Micron Technology
Product Family
42 = Mobile LPDDR2 SDRAM
42
L
128M16 D1
KL
-25
IT
:A
Design Revision
:A = First generation
Operating Temperature
IT = –25°C to +85°C
AT = –40°C to +105°C
Operating Voltage
L = 1.2V
Cycle Time
Configuration
128M16 = 128 Meg x 16
64M32 = 64 Meg x 32
128M32 = 128 Meg x 32
256M32 = 256 Meg x 32
192M32 = 192 Meg x 32
64M64 = 64 Meg x 64
96M64 = 96 Meg x 64
128M64 = 128 Meg x 64
Package Codes
MH = 134-ball FBGA, 11mm x 11.5mm
MG = 134-ball FBGA, 11.5mm x 11.5mm
KL, KP, LE = 168-ball FBGA, 12mm x 12mm
KH, KJ, KU = 216-ball FBGA, 12mm x 12mm
LD, MP = 220-ball FBGA, 14mm x 14mm
-18 = 1.8ns,
t
CK RL = 8
t
-25 = 2.5ns,CK RL = 6
t
-3 = 3.0ns,CK RL = 5
Addressing
D1 = LPDDR2, 1 die
D2 = LPDDR2, 2 die
D3 = LPDDR2, 3 die
D4 = LPDDR2, 4 die
FBGA Part Marking Decoder
Due to space limitations, FBGA-packaged components have an abbreviated part marking that is different from the
part number. Micron’s FBGA part marking decoder is available at
www.micron.com/decoder.
In timing diagrams, “CMD” is used as an indicator only. Actual signals occur on CA[9:0].
V
REF
indicates V
REFCA
and V
REFDQ
.
PDF: 09005aef83f3f2eb
2gb_mobile_lpddr2_s4_g69a.pdf – Rev. N 3/12 EN
3
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2010 Micron Technology, Inc. All rights reserved.
2Gb: x16, x32 Mobile LPDDR2 SDRAM S4
Features
Contents
General Description ....................................................................................................................................... 11
General Notes ............................................................................................................................................ 11
I
DD
Specifications ........................................................................................................................................... 12
Package Block Diagrams ................................................................................................................................. 16
Package Dimensions ....................................................................................................................................... 23
Ball Assignments and Descriptions ................................................................................................................. 33
Functional Description ................................................................................................................................... 39
Power-Up ....................................................................................................................................................... 40
Initialization After RESET (Without Voltage Ramp) ...................................................................................... 42
Power-Off ....................................................................................................................................................... 42
Uncontrolled Power-Off .............................................................................................................................. 43
Mode Register Definition ................................................................................................................................ 43
Mode Register Assignments and Definitions ................................................................................................ 43
ACTIVATE Command ..................................................................................................................................... 54
8-Bank Device Operation ............................................................................................................................ 54
Read and Write Access Modes ......................................................................................................................... 55
Burst READ Command ................................................................................................................................... 55
READs Interrupted by a READ ..................................................................................................................... 62
Burst WRITE Command .................................................................................................................................. 62
WRITEs Interrupted by a WRITE ................................................................................................................. 65
BURST TERMINATE Command ...................................................................................................................... 65
Write Data Mask ............................................................................................................................................. 67
PRECHARGE Command ................................................................................................................................. 68
READ Burst Followed by PRECHARGE ......................................................................................................... 69
WRITE Burst Followed by PRECHARGE ....................................................................................................... 70
Auto Precharge ........................................................................................................................................... 71
READ Burst with Auto Precharge ................................................................................................................. 71
WRITE Burst with Auto Precharge ............................................................................................................... 72
REFRESH Command ...................................................................................................................................... 74
REFRESH Requirements ............................................................................................................................. 80
SELF REFRESH Operation ............................................................................................................................... 82
Partial-Array Self Refresh – Bank Masking .................................................................................................... 83
Partial-Array Self Refresh – Segment Masking .............................................................................................. 84
MODE REGISTER READ ................................................................................................................................. 85
Temperature Sensor ................................................................................................................................... 87
DQ Calibration ........................................................................................................................................... 89
MODE REGISTER WRITE Command ............................................................................................................... 91
MRW RESET Command .............................................................................................................................. 91
MRW ZQ Calibration Commands ................................................................................................................ 92
ZQ External Resistor Value, Tolerance, and Capacitive Loading ..................................................................... 94
Power-Down .................................................................................................................................................. 94
Deep Power-Down ........................................................................................................................................ 101
Input Clock Frequency Changes and Stop Events ............................................................................................ 102
Input Clock Frequency Changes and Clock Stop with CKE LOW .................................................................. 102
Input Clock Frequency Changes and Clock Stop with CKE HIGH ................................................................. 103
NO OPERATION Command ........................................................................................................................... 103
Simplified Bus Interface State Diagram ....................................................................................................... 103
Truth Tables .................................................................................................................................................. 105
Electrical Specifications ................................................................................................................................. 113
Absolute Maximum Ratings ....................................................................................................................... 113
PDF: 09005aef83f3f2eb
2gb_mobile_lpddr2_s4_g69a.pdf – Rev. N 3/12 EN
4
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2010 Micron Technology, Inc. All rights reserved.
2Gb: x16, x32 Mobile LPDDR2 SDRAM S4
Features
Input/Output Capacitance ......................................................................................................................... 113
Electrical Specifications – I
DD
Specifications and Conditions ........................................................................... 114
AC and DC Operating Conditions ................................................................................................................... 117
AC and DC Logic Input Measurement Levels for Single-Ended Signals ............................................................. 119
V
REF
Tolerances ......................................................................................................................................... 120
Input Signal .............................................................................................................................................. 121
AC and DC Logic Input Measurement Levels for Differential Signals ................................................................ 123
Single-Ended Requirements for Differential Signals .................................................................................... 124
Differential Input Crosspoint Voltage ......................................................................................................... 126
Input Slew Rate ......................................................................................................................................... 127
Output Characteristics and Operating Conditions ........................................................................................... 127
Single-Ended Output Slew Rate .................................................................................................................. 128
Differential Output Slew Rate ..................................................................................................................... 129
HSUL_12 Driver Output Timing Reference Load ......................................................................................... 131
Output Driver Impedance .............................................................................................................................. 131
Output Driver Impedance Characteristics with ZQ Calibration .................................................................... 132
Output Driver Temperature and Voltage Sensitivity ..................................................................................... 133
Output Impedance Characteristics Without ZQ Calibration ......................................................................... 133
Clock Specification ........................................................................................................................................ 137
t
CK(abs),
t
CH(abs), and
t
CL(abs) ................................................................................................................ 138
Clock Period Jitter .......................................................................................................................................... 138
Clock Period Jitter Effects on Core Timing Parameters ................................................................................. 138
Cycle Time Derating for Core Timing Parameters ........................................................................................ 139
Clock Cycle Derating for Core Timing Parameters ....................................................................................... 139
Clock Jitter Effects on Command/Address Timing Parameters ..................................................................... 139
Clock Jitter Effects on READ Timing Parameters .......................................................................................... 139
Clock Jitter Effects on WRITE Timing Parameters ........................................................................................ 140
Refresh Requirements .................................................................................................................................... 141
AC Timing ..................................................................................................................................................... 142
CA and CS# Setup, Hold, and Derating ........................................................................................................... 149
Data Setup, Hold, and Slew Rate Derating ....................................................................................................... 156
Revision History ............................................................................................................................................ 163
Rev. N, Production – 3/12 ........................................................................................................................... 163
Rev. M, Production – 10/11 ........................................................................................................................ 163
Rev. L, Production – 09/11 .......................................................................................................................... 163
Rev. K, Production – 08/11 ......................................................................................................................... 163
Rev. J, Production – 05/11 .......................................................................................................................... 163
Rev. H, Production – 3/11 ........................................................................................................................... 163
Rev. G, Production – 1/11 ........................................................................................................................... 163
Rev. F, Advance – 11/10 .............................................................................................................................. 163
Rev. E, Advance – 09/10 .............................................................................................................................. 163
Rev. D, Advance – 07/10 ............................................................................................................................. 163
Rev. C, Advance – 07/10 ............................................................................................................................. 164
Rev. B, Advance – 03/10 .............................................................................................................................. 164
Rev. A, Advance – 03/10 .............................................................................................................................. 164
PDF: 09005aef83f3f2eb
2gb_mobile_lpddr2_s4_g69a.pdf – Rev. N 3/12 EN
5
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2010 Micron Technology, Inc. All rights reserved.
查看更多>
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消