首页 > 器件类别 > 存储 > 存储

N16D1618LPAC2-60I

DRAM,

器件类别:存储    存储   

厂商名称:Enable Semiconductor Corp

下载文档
器件参数
参数名称
属性值
厂商名称
Enable Semiconductor Corp
包装说明
,
Reach Compliance Code
unknown
文档预览
N16D1618LPA
512K
x
16Bits
x
2Banks Low Power Synchronous DRAM
Description
These N16D1618LPA are low power 16,777,216 bits CMOS Synchronous DRAM organized as 2 banks of 524,288 words x 16 bits. These
products are offering fully synchronous operation and are
and output voltage levels are compatible with LVCMOS.
referenced to a positive edge of the clock. All inputs and outputs are
synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input
Features
JEDEC standard 1.8V power supply.
• Auto refresh and self refresh.
• All pins are compatible with LVCMOS interface.
• 4K refresh cycle / 64ms.
• Programmable Burst Length and Burst Type.
- 1, 2, 4, 8 or Full Page for Sequential Burst.
- 4 or 8 for Interleave Burst.
• Programmable CAS Latency : 2,3 clocks.
• Programmable Driver Strength Control
- Full Strength or 1/2, 1/4 of Full Strength
• Deep Power Down Mode.
• All inputs and outputs referenced to the positive edge of the
system clock.
• Data mask function by DQM.
• Internal dual banks operation.
• Burst Read Single Write operation.
• Special Function Support.
- PASR(Partial Array Self Refresh)
- Auto TCSR(Temperature Compensated Self Refresh)
• Automatic precharge, includes CONCURRENT Auto Precharge
Mode and controlled Precharge.
Table1: Ordering Information
Part No.
N16D1618LPAC2-60I
N16D1618LPAC2-75I
N16D1618LPAC2-10I
N16D1618LPAT2-60I
N16D1618LPAT2-75I
N16D1618LPAT2-10I
Clock Freq.
166 MHz
133 MHz
100 MHz
166 MHz
133 MHz
100 MHz
Temperature
VDD/VDDQ
Interface
Package
60-Ball Green
FBGA
-25°C to 85°C
1.8V/1.8V
LVCMOS
50-Pin Green
TSOPII
Ver. A
Enable Semiconductor Corp. reserves the right to change products or specifications without notice.
1
Enable Semiconductor Corp.
N16D1618LPA
Figure1: 60Ball FBGA Ball Assignment
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
VSS
DQ14
DQ13
DQ12
DQ10
DQ9
DQ8
NC
NC
NC
CKE
A11
A8
A6
VSS
2
DQ15
VSSQ
VDDQ
DQ11
VSSQ
VDDQ
NC
NC
UDQM
CLK
NC
A9
A7
A5
A4
3
4
5
6
DQ0
VDDQ
VSSQ
DQ4
VDDQ
VSSQ
NC
NC
LDQM
/RAS
NC
NC
A0
A2
A3
7
VDD
DQ1
DQ2
DQ3
DQ5
DQ6
DQ7
NC
/WE
/CAS
/CS
NC
A10
A1
VDD
[Top View]
Ver. A
Enable Semiconductor Corp. reserves the right to change products or specifications without notice.
2
Enable Semiconductor Corp.
N16D1618LPA
Figure2: 50Pin TSOPII Pin Assignment
VDD
DQ0
DQ1
VSSQ
DQ2
DQ3
VDDQ
DQ4
DQ5
VSSQ
DQ6
DQ7
VDDQ
LDQM
/WE
/CAS
/RAS
/CS
BA
A10/AP
A0
A1
A2
A3
VDD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
VSS
DQ15
DQ14
VSSQ
DQ13
DQ12
VDDQ
DQ11
DQ10
VSSQ
DQ9
DQ8
VDDQ
N.C
UDQM
CLK
CKE
N.C
A9
A8
A7
A6
A5
A4
VSS
50 Pin
TSOP II
[Top View]
Ver. A
Enable Semiconductor Corp. reserves the right to change products or specifications without notice.
3
Enable Semiconductor Corp.
N16D1618LPA
Table2: Pin Descriptions
Pin
CLK
Pin Name
System Clock
Descriptions
The system clock input. All other inputs are registered to the
SDRAM on the rising edge CLK.
Controls internal clock signal and when deactivated, the SDRAM
will be one of the states among power down, suspend or self
refresh.
Enable or disable all inputs except CLK, CKE and DQM.
Selects bank to be activated during RAS activity.
Selects bank to be read/written during CAS activity.
Row Address
Column Address
Auto Precharge
: RA0~RA10
: CA0~CA7
: A10
CKE
/CS
A11
Clock Enable
Chip Select
Bank Address
A0~A10
Address
Row Address Strobe,
Column Address Strobe,
Write Enable
Data Input/Output Mask
Data Input/Output
Power Supply/Ground
Data Output Power/Ground
No Connection
/RAS, /CAS, /WE
RAS, CAS and WE define the operation.
Refer function truth table for details.
Controls output buffers in read mode and masks input data in
write mode.
Multiplexed data input/output pin.
Power supply for internal circuits and input buffers.
Power supply for output buffers.
No connection.
LDQM/UDQM
DQ0~DQ15
VDD/VSS
VDDQ/VSSQ
NC
Ver. A
Enable Semiconductor Corp. reserves the right to change products or specifications without notice.
4
Enable Semiconductor Corp.
N16D1618LPA
Figure3: Functional Block Diagram
EXTENDED
MODE
REGISTER
CLOCK
GENERATOR
TCSR
PASR
CLK
CKE
ADDRESS
ROW
MODE
REGISTER
ADDRESS
BUFFER &
REFRESH
COUNTER
BANK B
BANK A
ROW DECODER
ROW DECODER
SENSE AMPLIFIER
/CS
/RAS
/CAS
/WE
COLUMN DECODER
COLUMN
ADDRESS
BUFFER &
BURST
COUNTER
DATA CONTROL CIRCUIT
COMMAND DECODER
CONTROL LOGIC
& LATCH CIRCUIT
DQM
LATCH CIRCUIT
INPUT & OUTPUT
BUFFER
DQ
Ver. A
Enable Semiconductor Corp. reserves the right to change products or specifications without notice.
5
查看更多>
参数对比
与N16D1618LPAC2-60I相近的元器件有:N16D1618LPAC2-10I、N16D1618LPAC2-75I、N16D1618LPAT2-10I、N16D1618LPAT2-60I、N16D1618LPAT2-75I。描述及对比如下:
型号 N16D1618LPAC2-60I N16D1618LPAC2-10I N16D1618LPAC2-75I N16D1618LPAT2-10I N16D1618LPAT2-60I N16D1618LPAT2-75I
描述 DRAM, DRAM, DRAM, DRAM, DRAM, DRAM,
厂商名称 Enable Semiconductor Corp Enable Semiconductor Corp Enable Semiconductor Corp Enable Semiconductor Corp Enable Semiconductor Corp Enable Semiconductor Corp
Reach Compliance Code unknown unknown unknown unknown unknown unknown
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消