首页 > 器件类别 > 逻辑 > 逻辑

N74F573DB

Bus Driver, F/FAST Series, 1-Func, 8-Bit, True Output, TTL, PDSO20, PLASTIC, SSOP-20

器件类别:逻辑    逻辑   

厂商名称:Rochester Electronics

厂商官网:https://www.rocelec.com/

下载文档
N74F573DB 在线购买

供应商:

器件:N74F573DB

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
厂商名称
Rochester Electronics
包装说明
SSOP,
Reach Compliance Code
unknown
系列
F/FAST
JESD-30 代码
R-PDSO-G20
长度
7.2 mm
逻辑集成电路类型
BUS DRIVER
位数
8
功能数量
1
端口数量
2
端子数量
20
最高工作温度
70 °C
最低工作温度
输出特性
3-STATE
输出极性
TRUE
封装主体材料
PLASTIC/EPOXY
封装代码
SSOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, SHRINK PITCH
传播延迟(tpd)
12.5 ns
座面最大高度
2 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
TTL
温度等级
COMMERCIAL
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
宽度
5.3 mm
Base Number Matches
1
文档预览
INTEGRATED CIRCUITS
74F573
Octal transparent latch (3-State)
74F574
Octal transparent latch (3-State)
Product specification
IC15 Data Handbook
1989 Oct 16
Philips
Semiconductors
Philips Semiconductors
Product specification
Latch/flip-flop
74F573 Octal Transparent Latch (3-State)
74F574 Octal D Flip-Flop (3-State)
FEATURES
74F573/74F574
74F573 is broadside pinout version of 74F373
74F574 is broadside pinout version of 74F374
Inputs and Outputs on opposite side of package allow easy
interface to Microprocessors
The 74F574 is functionally identical to the 74F374 but has a
broadside pinout configuration to facilitate PC board layout and
allow easy interface with microprocesors.
It is an 8-bit, edge triggered register coupled to eight 3-State output
buffers. The two sections of the device are controlled independently
by the clock (CP) and Output Enable (OE) control gates.
The register is fully edge-triggered. The state of each D input, one
setup time before the Low-to-High clock transition is transferred to
the corresponding flip-flop’s Q output.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors. The
active Low Output Enable (OE) controls all eight 3-State buffers
independently of the latch operation. When OE is Low, the latched
or transparent data appears at the outputs. When OE is High, the
outputs are in high impedance “off” state, which means they will
neither drive nor load the bus.
TYPICAL SUPPLY
CURRENT
(TOTAL)
35mA
TYPICAL SUPPLY
CURRENT
(TOTAL)
50mA
Useful as an Input or Output port for Microprocessors
3-State Outputs for Bus interfacing
Common Output Enable
74F563 and 74F564 are inverting version of 74F573 and 74F574
respectively
3-State Outputs glitch free during power-up and power-down
These are High-Speed replacements for N8TS805 and N8TS806
DESCRIPTION
The 74F573 is an octal transparent latch coupled to eight 3-State
output buffers. The two sections of the device are controlled
independently by Enable (E) and Output Enable (OE) control gates.
The 74F573 is functionally identical to the 74F373 but has a
broadside pinout configuration to facilitate PC board layout and
allow easy interface with microprocessors.
The data on the D inputs is transferred to the latch outputs when the
Enable (E) input is High. The latch remains transparent to the data
input while E is High and stores the data that is present one setup
time before the High-to-Low enable transition.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors. The
active Low Output Enable (OE) controls all eight 3-State buffers
independent to the latch operation. When OE is Low, the latched or
transparent data appears at the outputs. When OE is High, the
outputs are in high impedance “off” state, which means they will
neither drive nor load the bus.
TYPE
74F573
TYPICAL
PROPAGATION DELAY
5.0ns
TYPE
74F574
TYPICAL f
MAX
180MHz
ORDERING INFORMATION
DESCRIPTION
20-Pin Plastic DIP
20-Pin Plastic SOL
20-Pin Plastic SSOP
COMMERCIAL RANGE
V
CC
= 5V
±10%,
T
amb
= 0°C to +70°C
N74F573N, N74F574N
N74F573D, N74F574D
N74F573DB
PKG DWG #
SOT146-1
SOT163-1
SOT339-1
INPUT AND OUTPUT LOADING AND FAN-OUT TABLE
PINS
D0 - D7
E (74F573)
OE
CP (74F574)
Data inputs
Latch Enable input (active falling edge)
Output Enable input (active Low)
Clock Pulse input (active rising edge)
DESCRIPTION
74F (U.L.)
HIGH/LOW
1.0/1.0
1.0/1.0
1.0/1.0
1.0/1.0
150/40
LOAD VALUE
HIGH/LOW
20µA/0.6mA
20µA/0.6mA
20µA/0.6mA
20µA/0.6mA
3.0mA/24mA
Q0 - Q7
3-State outputs
NOTE:
One (1.0) FAST Unit Load is defined as: 20µA in the High state and 0.6mA in the Low state.
1989 Oct 16
2
853-0083 97897
Philips Semiconductors
Product specification
Latch/flip-flop
74F573/74F574
PIN CONFIGURATION – 74F573
OE 1
D0
D1
D2
D3
D4
D5
D6
D7
2
3
4
5
6
7
8
9
20
19
18
17
16
15
14
13
12
11
V
CC
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
E
PIN CONFIGURATION – 74F574
OE 1
D0
D1
D2
D3
D4
D5
D6
D7
2
3
4
5
6
7
8
9
20
19
18
17
16
15
14
13
12
11
V
CC
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
CP
GND 10
GND 10
SF01073
SF01074
LOGIC SYMBOL – 74F573
2
3
4
5
6
7
8
9
LOGIC SYMBOL – 74F574
3
4
5
6
7
8
9
2
D0
11
E
D1
D2
D3
D4
D5
D6
D7
11
CP
D0
D1
D2
D3
D4
D5
D6
D7
1
OE
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
1
OE
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
19
V
CC
=Pin 20
GND=Pin 10
18
17
16
15
14
13
12
V
CC
=Pin 20
GND=Pin 10
19
18
17
16
15
14
13
12
SF01075
SF01076
LOGIC SYMBOL (IEEE/IEC) – 74F573
1
11
EN1
EN2
19
18
17
16
15
14
13
12
LOGIC SYMBOL (IEEE/IEC) – 74F574
1
11
EN1
C2
19
18
17
16
15
14
13
12
2
3
4
5
6
7
8
9
2D
1
2
3
4
5
6
7
8
9
2D
1
SF01077
SF01078
1989 Oct 16
3
Philips Semiconductors
Product specification
Latch/flip-flop
74F573/74F574
LOGIC DIAGRAM – 74F573
D0
2
D1
3
D2
4
D3
5
D4
6
D5
7
D6
8
D7
9
D
E
Q
D
E
Q
D
E
Q
D
E
Q
D
E
Q
D
E
Q
D
E
Q
D
E
Q
E
11
OE
1
19
18
Q1
17
Q2
16
Q3
15
Q4
14
Q5
13
Q6
12
Q7
V
CC
=Pin 20
GND=Pin 10
Q0
SF01079
FUNCTION TABLE – 74F573
INPUTS
OE
L
L
L
L
L
H
H
H =
h =
L =
l =
NC=
X =
Z =
=
E
H
H
L
L
H
Dn
L
H
l
h
X
X
Dn
INTERNAL
REGISTER
L
H
L
H
NC
NC
Dn
OUTPUTS
Q0 – Q7
L
H
L
H
NC
Z
Z
OPERATING MODES
Load and read register
Latch and read register
Hold
Disable outputs
High voltage level
High voltage level one setup time prior to the High-to-Low E transition
Low voltage level
Low voltage level one setup time prior to the High-to-Low E transition
No change
Don’t care
High impedance “off” state
High-to-Low E transition
LOGIC DIAGRAM – 74F574
D0
2
D1
3
D2
4
D3
5
D4
6
D5
7
D6
8
D7
9
D
CP
Q
D
CP
Q
D
CP
Q
D
CP
Q
D
CP
Q
D
CP
Q
D
CP
Q
D
CP
Q
CP
11
OE
1
19
18
Q1
17
Q2
16
Q3
15
Q4
14
Q5
13
Q6
12
Q7
V
CC
=Pin 20
GND=Pin 10
Q0
SF01080
1989 Oct 16
4
Philips Semiconductors
Product specification
Latch/flip-flop
74F573/74F574
FUNCTION TABLE – 74F574
INPUTS
OE
L
L
L
H =
h =
L =
l =
NC=
X =
Z =
=
=
CP
Dn
l
h
X
INTERNAL
REGISTER
L
H
NC
OUTPUTS
Q0 – Q7
L
H
NC
Z
OPERATING MODES
Load and read register
Hold
Disable outputs
H
Dn
Dn
High voltage level
High voltage level one setup time prior to the Low-to-High clock transition
Low voltage level
Low voltage level one setup time prior to the Low-to-High clock transition
No change
Don’t care
High impedance “off” state
Low-to-High clock transition
Not a Low-to-High clock transition
ABSOLUTE MAXIMUM RATINGS
(Operation beyond the limits set forth in this table may impair the useful life of the device.
Unless otherwise noted these limits are over the operating free-air temperature range.)
SYMBOL
V
CC
V
IN
I
IN
V
OUT
I
OUT
T
amb
T
stg
Supply voltage
Input voltage
Input current
Voltage applied to output in High output state
Current applied to output in Low output state
Operating free-air temperature range
Storage temperature
PARAMETER
RATING
–0.5 to +7.0
–0.5 to +7.0
–30 to +5.0
–0.5 to +V
CC
48
0 to +70
–65 to +150
UNIT
V
V
mA
V
mA
°C
°C
RECOMMENDED OPERATING CONDITIONS
SYMBOL
V
CC
V
IH
V
IL
I
IK
I
OH
I
OL
T
amb
Supply voltage
High-level input voltage
Low-level input voltage
Input clamp current
High-level output current
Low-level output current
Operating free-air temperature range
0
PARAMETER
LIMITS
MIN
4.5
2.0
0.8
–18
–3
24
70
NOM
5.0
MAX
5.5
UNIT
V
V
V
mA
mA
mA
°C
1989 Oct 16
5
查看更多>
参数对比
与N74F573DB相近的元器件有:N74F573D。描述及对比如下:
型号 N74F573DB N74F573D
描述 Bus Driver, F/FAST Series, 1-Func, 8-Bit, True Output, TTL, PDSO20, PLASTIC, SSOP-20 Bus Driver, F/FAST Series, 1-Func, 8-Bit, True Output, TTL, PDSO20, PLASTIC, SOL-20
厂商名称 Rochester Electronics Rochester Electronics
包装说明 SSOP, SOP,
Reach Compliance Code unknown unknown
系列 F/FAST F/FAST
JESD-30 代码 R-PDSO-G20 R-PDSO-G20
长度 7.2 mm 12.8 mm
逻辑集成电路类型 BUS DRIVER BUS DRIVER
位数 8 8
功能数量 1 1
端口数量 2 2
端子数量 20 20
最高工作温度 70 °C 70 °C
输出特性 3-STATE 3-STATE
输出极性 TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SSOP SOP
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE
传播延迟(tpd) 12.5 ns 12.5 ns
座面最大高度 2 mm 2.65 mm
最大供电电压 (Vsup) 5.5 V 5.5 V
最小供电电压 (Vsup) 4.5 V 4.5 V
标称供电电压 (Vsup) 5 V 5 V
表面贴装 YES YES
技术 TTL TTL
温度等级 COMMERCIAL COMMERCIAL
端子形式 GULL WING GULL WING
端子节距 0.65 mm 1.27 mm
端子位置 DUAL DUAL
宽度 5.3 mm 7.5 mm
Base Number Matches 1 1
今早看到的两个新闻,感觉有意思:自动驾驶哪些取哪些舍?CAN总线还有什么不能改?
实现安全自动驾驶,有舍有取才是关键 根据IIHS在2016年的一项研究,自动制动系统将追尾事故...
soso 汽车电子
进入TCPMP时,只有第一次会有等待图标,如何让每次都有
进入TCPMP时,只有第一次会有等待图标,如何让每次都有? 在退出TCPMP时,此进程已经关闭. 谢...
lxchina 嵌入式系统
关于枚举作为函数返回值的问题
在书上看见如下代码:不是特别理解,求解释。。。 enum type_tag {one,two,thr...
zhangdaoyu 编程基础
谁能告诉我IoSkipCurrentIrpStackLocation 跳过当前栈空间 的含意
逻辑很云乱.. 能用R3编程举例最好。。 感激感激!!! 谁能告诉我IoSkipCurrentIr...
jjww 嵌入式系统
ccs5.5退出不了debug模式?
问题描述:如图软件ccs5.5,开发板是28335,图中ccs菜单栏和正常的菜单栏是不一样的,没有...
夜凉好摘星 DSP 与 ARM 处理器
【11月22日|上海】高速互连创新技术研讨会邀您参加!
会议时间:2024年11月22日 13:30-17:30 会议地点:上海博雅酒店,一...
eric_wang 综合技术交流
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消