首页 > 器件类别 > 存储 > 存储

P4C1049L-70JMB

HIGH SPEED 512K x 8 STATIC CMOS RAM

器件类别:存储    存储   

厂商名称:Pyramid Semiconductor Corporation

厂商官网:http://www.pyramidsemiconductor.com/

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
Pyramid Semiconductor Corporation
零件包装代码
SOJ
包装说明
SOJ,
针数
36
Reach Compliance Code
compliant
ECCN代码
3A001.A.2.C
最长访问时间
70 ns
JESD-30 代码
R-PDSO-J36
JESD-609代码
e0
长度
23.495 mm
内存密度
4194304 bit
内存集成电路类型
STANDARD SRAM
内存宽度
8
功能数量
1
端子数量
36
字数
524288 words
字数代码
512000
工作模式
ASYNCHRONOUS
最高工作温度
125 °C
最低工作温度
-55 °C
组织
512KX8
封装主体材料
PLASTIC/EPOXY
封装代码
SOJ
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
并行/串行
PARALLEL
峰值回流温度(摄氏度)
NOT SPECIFIED
认证状态
Not Qualified
筛选级别
MIL-STD-883 Class B
座面最大高度
3.683 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
MILITARY
端子面层
Tin/Lead (Sn/Pb)
端子形式
J BEND
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
10.16 mm
Base Number Matches
1
文档预览
P4C1049/P4C1049L
HIGH SPEED 512K x 8
STATIC CMOS RAM
FEATURES
High Speed (Equal Access and Cycle Times)
— 15/20/25 ns (Commercial)
— 20/25/35 ns (Industrial)
— 20/25/35/45/55/70 ns (Military)
Low Power
Single 5V±10% Power Supply
Easy Memory Expansion Using
CE
and
OE
Inputs
Common Data I/O
Three-State Outputs
Fully TTL Compatible Inputs and Outputs
Advanced CMOS Technology
Automatic Power Down
Packages
—36-Pin SOJ (400 mil)
—36-Pin FLATPACK
—36-Pin LCC (452 mil x 920 mil)
DESCRIPTION
The P4C1049 is a 4 Megabit high-speed CMOS
static RAM organized as 512Kx8. The CMOS memory
requires no clocks or refreshing, and has equal access
and cycle times. Inputs are fully TTL-compatible. The
RAM operates from a single 5V±10% tolerance power
supply.
Access times as fast as 15 nanoseconds permit greatly
enhanced system operating speeds. CMOS is utilized
to reduce power consumption to a low level. The P4C1049
is a member of a family of PACE RAM™ products offer-
ing fast access times.
The P4C1049 device provides asynchronous operation
with matching access and cycle times. Memory loca-
tions are specified on address pins A
0
to A
18
. Reading is
accomplished by device selection (CE) and output en-
abling (OE) while write enable (WE) remains HIGH. By
presenting the address under these conditions, the data
in the addressed memory location is presented on the
data input/output pins. The input/output pins stay in the
HIGH Z state when either
CE
or
OE
is HIGH or
WE
is
LOW.
FUNCTIONAL BLOCK DIAGRAM
PIN CONFIGURATIONS
SOLDER-SEAL
FLATPACK (FS-4)
SOJ (J9)
LCC (L11)
1519B
Document #
SRAM128
REV OR
1
Revised October 2005
P4C1049
MAXIMUM RATINGS
(1)
Symbol
V
CC
Parameter
Power Supply Pin with
Respect to GND
Terminal Voltage with
Respect to GND
(up to 7.0V)
Operating Temperature
Value
–0.5 to +7
–0.5 to
V
CC
+0.5
–55 to +125
Unit
V
Symbol
T
BIAS
T
STG
P
T
I
OUT
Parameter
Temperature Under
Bias
Storage Temperature
Power Dissipation
DC Output Current
Value
–55 to +125
–65 to +150
1.0
50
Unit
°C
°C
W
mA
V
TERM
T
A
V
°C
RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE
Grade(2)
Military
Ambient
Temperature
GND
0V
0V
0V
V
CC
5.0V ± 10%
5.0V ± 10%
5.0V ± 10%
CAPACITANCES
(4)
V
CC
= 5.0V, T
A
= 25°C, f = 1.0MHz
Symbol
C
IN
C
OUT
Parameter
Input Capacitance
Conditions Typ. Unit
V
IN
= 0V
8
8
pF
pF
–55°C to +125°C
–40°C to +85°C
Industrial
Commercial
0°C to +70°C
Output Capacitance V
OUT
= 0V
DC ELECTRICAL CHARACTERISTICS
Over recommended operating temperature and supply voltage
(2)
Symbol
V
IH
V
IL
V
HC
V
LC
V
OL
V
OH
Parameter
Input High Voltage
Input Low Voltage
CMOS Input High Voltage
CMOS Input Low Voltage
Output Low Voltage
(TTL Load)
Output High Voltage
(TTL Load)
Input Leakage Current
I
OL
= +8 mA, V
CC
= Min.
I
OH
= –4 mA, V
CC
= Min.
V
CC
= Max.
V
IN
= GND to V
CC
V
CC
= Max.,
I
LO
Output Leakage Current
CE
= V
IH
,
V
OUT
= GND to V
CC
CE
V
IH
I
SB
Mil.
___
___
45
40
___
___
40
n/a
mA
Standby Power Supply
V
CC
= Max,
Ind./Com’l.
Current (TTL Input Levels) f = Max., Outputs Open
Mil.
Ind./Com’l.
Mil.
Ind./Com’l.
2.4
–10
–5
–10
–5
+10
+5
+10
+5
Test Conditions
P4C1049
Min
Max
V
CC
+0.3
2.2
P4C1049L
Unit
Min
Max
V
CC
+0.3 V
2.2
V
V
V
V
V
+5
n/a
+5
n/a
µA
µA
0.8
0.8
–0.3
(3)
–0.3
(3)
V
CC
–0.2 V
CC
+0.3 V
CC
–0.2 V
CC
+0.3
–0.3
(3)
0.2
0.4
2.4
–5
n/a
–5
n/a
–0.3
(3)
0.2
0.4
I
LI
CE
V
HC
I
SB1
Standby Power Supply
Current
(CMOS Input Levels)
V
CC
= Max,
f = 0, Outputs Open
V
IN
V
LC
or V
IN
V
HC
Mil.
Ind./Com’l.
___
___
15
10
___
___
10
n/a
mA
N/A = Not Applicable
Document #
SRAM128
REV OR
Page 2 of 12
P4C1049
DATA RETENTION CHARACTERISTICS (P4C1049L Military Temperature Only)
Symbol
V
DR
I
CCDR
t
CDR
t
R †
*T
A
= +25°C
§t
RC
= Read Cycle Time
Parameter
V
CC
for Data Retention
Data Retention Current
Chip Deselect to
Data Retention Time
Operation Recovery Time
Test Conditons
Min
3.0
Typ.*
V
CC
= 3.0V
Max
V
CC
= 3.0V
Unit
V
CE
V
CC
–0.2V,
V
IN
V
CC
–0.2V
or V
IN
0.2V
0
t
RC§
2
3
mA
ns
ns
This parameter is guaranteed but not tested.
DATA RETENTION WAVEFORM
POWER DISSIPATION CHARACTERISTICS VS. SPEED
Symbol
Parameter
Temperature
Range
Commercial
I
CC
Dynamic Operating Current*
Industrial
Military
–15
220
N/A
N/A
–20
185
190
200
–25
180
185
195
–35
N/A
175
185
–45
N/A
N/A
175
–55
N/A
N/A
170
–70
N/A
N/A
165
Unit
mA
mA
mA
*V
CC
= 5.5V. Tested with outputs open. f = Max. Switching inputs are 0V and 3V.
CE
= V
IL
,
OE
= V
IH
.
Document #
SRAM128
REV OR
Page 3 of 12
P4C1049
AC ELECTRICAL CHARACTERISTICS—READ CYCLE
(V
CC
= 5V ± 10%, All Temperature Ranges)
(2)
Sym.
t
RC
t
AA
t
AC
t
OH
t
LZ
t
HZ
t
OE
t
OLZ
t
OHZ
t
PU
t
PD
Parameter
Read Cycle Time
Address Access Time
Chip Enable Access Time
Output Hold from Address
Change
Chip Enable to Output in
Low Z
Chip Disable to Output in
High Z
Output Enable Low to Data
Valid
Output Enable Low to Low Z
Output Enable High to High Z
Chip Enable to Power Up
Time
Chip Disable to Power Down
Time
-15
15
15
15
3
3
8
7
0
7
0
15
0
0
3
3
20
-20
25
20
20
3
3
9
9
0
9
0
20
-25
35
25
25
3
3
11
10
0
10
0
25
-35
45
35
35
3
3
15
15
0
15
0
35
-45
55
45
45
3
3
20
20
0
20
0
45
-55
70
55
55
3
3
25
25
0
25
0
55
-70
Min Max Min Max Min Max Min Max Min Max Min Max Min Max
70
70
Unit
ns
ns
ns
ns
ns
30
30
ns
ns
ns
30
ns
ns
70
ns
TIMING WAVEFORM OF READ CYCLE NO. 1 (OE CONTROLLED)
(5)
OE
Document #
SRAM128
REV OR
Page 4 of 12
P4C1049
TIMING WAVEFORM OF READ CYCLE NO. 2 (ADDRESS CONTROLLED)
(5,6)
TIMING WAVEFORM OF READ CYCLE NO. 3 (CE CONTROLLED)
(5,7)
CE
Notes:
1. Stresses greater than those listed under MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only
and functional operation of the device at these or any other conditions
above those indicated in the operational sections of this specification
is not implied. Exposure to MAXIMUM rating conditions for extended
periods may affect reliability.
2. Extended temperature operation guaranteed with 400 linear feet per
minute of air flow.
3. Transient inputs with V
IL
and I
IL
not more negative than –2.0V and
–100mA, respectively, are permissible for pulse widths up to 20 ns.
4. This parameter is sampled and not 100% tested.
5.
WE
is HIGH for READ cycle.
6.
CE
is LOW and
OE
is LOW for READ cycle.
7. ADDRESS must be valid prior to, or coincident with
CE
transition LOW.
8. Transition is measured ± 200 mV from steady state voltage prior to
change, with loading as specified in Figure 1. This parameter is
sampled and not 100% tested.
9. Read Cycle Time is measured from the last valid address to the first
transitioning address.
Document #
SRAM128
REV OR
Page 5 of 12
查看更多>
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消