首页 > 器件类别 > 模拟混合信号IC > 信号电路

PT7V4050GDTHB22.579

PLL/Frequency Synthesis Circuit,

器件类别:模拟混合信号IC    信号电路   

厂商名称:Diodes Incorporated

下载文档
器件参数
参数名称
属性值
Objectid
4000532473
包装说明
,
Reach Compliance Code
compliant
文档预览
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
• PLL with quartz stabilized VCXO
• Loss of signals alarm
• Return to nominal clock upon LOS
• Input data rates from 8 kb/s to 65 Mb/s
• Tri-state output
• User defined PLL loop response
• NRZ data compatible
3.3V and
5.0V power supply
General Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported:
12.000~65.536 MHz
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
OPN
CLK2
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recovery module
T
B
C
G
A
51.840 / 25.920
CLK2 Frequency
CLK1 Frequency
Power Supply
A: 5.0V
B: 3.3V
C:
±
20ppm
F:
±
2ppm
G:
±
50ppm
H:
±
100ppm
Frequencies using at CLK1 (MHz)
12.000
16.128
18.432
22.579
28.000
34.368
44.736
51.840
54.000
12.288
13.384
18.936
24.586
30.720
38.880
47.457
65.536
60.000
12.624
16.777
20.000
24.704
32.000
40.000
49.152
19.440
61.440
13.00
16.896
20.480
25.000
32.768
41.2416
49.408
35.328
62.208
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
62.500
Package Leads
T: Thru-Hole
G: Surface Mount
M: Metal Can
CLK2
A: Divide by 2
B: Divide by 4
C: Divide by 8
D: Divide by 16
Divider
E: Divide by 32
F: Divide by 64
G: Divide by 128
H: Divide by 256
K: Disable
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
PT0125(07/04)
1
Ver:1
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Pin Configuration
PT7V4050
1
2
3
4
5
6
7
8
VC
OPN
OPOUT
OPP
LOSIN
PHO
DATAIN
GND
V
CC
CLK1
OE
CLK2
RDATA
RCLK
LOS
CLKIN
16
15
14
13
12
11
10
9
Pin Description
P in No
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
P in Na m e
VC
Typ e
I
Descr ip t ion
Control voltage input to internal voltage controlled crystal oscillator (VCXO).
Negative input terminal to internal operational amplifier.
Output terminal of internal operational amplifier.
Positive input terminal to internal operational amplifier.
TTL input. When LOSIN is set to HIGH, VC disabled, and when set to LOW, VC to
VCXO are enabled. (Internal pull-down resistor)
Output signal of phase detector.
TTL input. Input data stream to phase detector.
Ground.
TTL input. Input clock to phase detector.
Signal loss indication for DATAIN, high active.
Output recovered clock.
Output recovered data stream.
Output clock with divided function.
TTL input. When HIZ is set to LOW, the device is in standby state and the outputs are
set to high impedance. (Internal pull-up resistor)
Output clock of internal VCXO frequency.
power supply
OPN
OPOUT
OPP
LOSIN
PHO
DATAIN
GND
CLKIN
LOS
RCLK
RDATA
CLK2
HIZ
CLK1
V
CC
I
O
I
I
O
I
G
I
O
O
O
O
I
O
P
Notes:
1. LOSIN input sets to HIGH, VC is disabled and the VCXO returns to it’s nominal center frequency. When sets to LOW, VC to
VCXO is enabled.
2. LOS output sets to HIGH, if no transitions are detected at DATAIN after 256 clock cycles. LOS output sets to LOW as soon
as a transition occurs at DATAIN.
3. HIZ input sets LOW, output pins CLK1, CLK2, RCLK, and RDATA buffers are set to high-impedance state. When set to logic
high or no connection, the device functions and output pins CLK1, CLK2, RCLK, and RDATA etc. are active.
PT0125(07/04)
2
Ver:1
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Maximum Ratings
(Above which the useful life may be impaired. For user guidelines, not tested)
Note:
Storage Temperature ........................................... -55
o
C to +125
o
C
Stresses greater than those listed under MAXIMUM RAT-
Power Supply Voltage .................................................-0.5 to +7V INGS may cause permanent damage to the device. This is a
Input High Voltage ....................................................... +7V Max. stress rating only and functional operation of the device at
Input Low Voltage ....................................................... -0.5V Min. these or any other conditions above those indicated in the
Input ESD Protection ................................................. 2000V Min. operational sections of this specification is not implied. Ex-
posure to absolute maximum rating conditions for extended
periods may affect reliability.
DC Electrical Characteristics
(V
CC
=4.5 to 5.5V)
Symbol
V
CC
I
LEAK
V
TIH
V
TIL
V
OH1
V
OL1
V
OH2
V
OL2
I
PULLUP
I
PULLDOWN
I
CC
T
A
Parameters
Supply Voltage
Input Leakage Current
TTL Input High Voltage
TTL Input Low Voltage
Output High Voltage for CLK1
& 2, RCLK&RDATA
Output Low Voltage for CLK1
& 2, RCLK&RDATA
Output High Voltage for LOS
Output Low Voltage for LOS
Input Pull up Current for HIZ
Input Pull down Current for
LOSIN
Maximum Supply Current
Ambient Temperature
Ioh = -8mA
Iol = 8mA
Ioh = -3mA
Iol = 3mA
-160
50
Full Active
-40
60
85
2.4
0.4
2.4
0.4
Conditions
0~V
CC
Min
4.5
-10
2
0.8
Max
5.5
10
Units
V
µA
V
V
V
V
V
V
µA
µA
mA
o
C
(V
CC
=3.0 to 3.6V)
Symbol
V
CC
I
LEAK
V
TIH
V
TIL
V
OH1
V
OL1
V
OH2
V
OL2
I
PULLUP
I
PULLDOWN
I
CC
T
A
PT0125(07/04)
Parameters
Supply Voltage
Input Leakage Current
TTL Input High Voltage
TTL Input Low Voltage
Conditions
0~V
CC
Min
4.5
3.0
-10
-5
2
2.0
Max
5.5
3.6
10
5
0.8
0.8
Units
V
µA
V
V
V
Output High Voltage for CLK1
& 2, RCLK&RDATA
Output Low Voltage for CLK1
& 2, RCLK&RDATA
Output High Voltage for LOS
Output Low Voltage for LOS
Input Pull up Current for HIZ
Input Pull down Current for
LOSIN
Maximum Supply Current
Ambient Temperature
Ioh = -8mA
Iol = 8mA
Ioh = -3mA
Iol = 3mA
2.4
2.0
0.4
0.5
2.4
2.0
0.4
0.5
-160
-160
50
50
V
V
V
µA
µA
mA
o
Full Active
-40
55
60
85
C
Ver:1
3
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
AC Electrical Characteristics
(V
CC
=4.5 to 5.5V)
Parameter
Input NRZ Data Rates
Input RZ Data and Clock Rates
Nominal Output Frequency
Clock Output 1
Clock Output 2
Transition Times:
Rise Time (0.5V to 2.5V)
Fall Time (2.5V to 0.5V)
Symmetry or Duty cycle (VS = 1.4V)
CLK1
CLK2
RCLK
Control Voltage Bandwidth (-3 dB,VC =
0.5V
CC
)
Sensitivity @ VC = V
CC
/2
Nominal Output Frequency on Loss of Signal:
Clock Output 1 & 2
Phase Detector Gain
Symbol
DATAIN
DATAIN
CLK1
CLK2
t
R
t
F
SYM 1
SYM 2
RCLK
BW
∆F/∆VC
CLK1
CLK2
KD
-75
-75
0.53
x Data
Density
Min
0.008
0.008
12.00
CLK1 /256
0.5
0.5
40
45
40
20
100
75
75
Typical
Max
65.536
32.768
65.536
CLK1 /2
5
5
60
55
60
Unit
M b/s
M b/s
MHz
MHz
ns
ns
%
%
%
kHz
ppm/V
ppm from fo 1
ppm from fo 2
V/rad
(V
CC
=3.0 to 3.6V)
Parameter
Input NRZ Data Rates
Input RZ Data and Clock Rates
Nominal Output Frequency
Clock Output 1
Clock Output 2
Transition Times:
Rise Time (0.4V to 2.0V)
Fall Time (2.0V to 0.4V)
1.1
Symmetry or Duty cycle (VS = 1.4V)
CLK1
CLK2
RCLK
Control Voltage Bandwidth (-3 dB,VC =
0.5V
CC
)
Sensitivity @ VC = V
CC
/2
Nominal Output Frequency on Loss of Signal:
Clock Output 1 & 2
Phase Detector Gain
Symbol
DATAIN
DATAIN
CLK1
CLK2
t
R
t
F
SYM 1
SYM 2
RCLK
BW
∆F/∆VC
CLK1
CLK2
KD
-75
-100
-75
-100
0.53
x Data
Density
Min
0.008
0.008
12.00
CLK1 /256
0.5
0.5
40
45
40
20
200
200
75
100
75
100
Typical
Max
65.536
32.768
65.536
CLK1 /2
5
5
60
55
60
Unit
M b/s
M b/s
MHz
MHz
ns
ns
%
%
%
kHz
ppm/V
ppm from fo 1
ppm from fo 2
V/rad
PT0125(07/04)
4
Ver:1
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Packaging Information
16-pin SMD (G)
20.32
10.16
2.54
4.15
1.73
10.16
1.2
20.32
PT0125(07/04)
10.16
6.7
5
Ver:1
查看更多>
谁有tftp的rfc文档啊,中文版的
谁有tftp的rfc文档啊,中文版的,请发到我的邮箱:yys_3399@163.com 谁有tft...
easybyte 嵌入式系统
基于RL78单片机的巡逻小车创意进度帖+新板到手,开发环境的安装
15号下午拿到的圆通快递的货,迫不及待的看到了评估板 基于RL78单片机的巡逻小车创意进度帖+新板到...
a972043362 瑞萨电子MCU
为什么封装生成软件生成的封装总有一些机械孔?
如题,一些封装生成软件如LP Wizard生成的封装为什么会有一些机械孔,这是孔的作用是什么...
flashtt PCB设计
一起来讨论一款普通加油机系统的原理,请各位高手指教!
文章在QQ:312186018空间http://cnc.imgcache.qq.com/qzone/...
nanhe 嵌入式系统
医疗设备和器械电磁兼容测试方案
主要依据标准: CISPR11/EN55011/GB4824:《工业、科学和医疗(ISM)射...
bjhyyq 汽车电子
ATL431扩流电路接上负载之后,输出电压被拉低
如下图ATL431扩流电路+过流保护电路,实际物料,U1用的ATL431,Q2用的SI230...
xiaxingxing 模拟电子
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消