首页 > 器件类别 > 可编程逻辑器件 > 可编程逻辑

QL1P300-6PS324C

Field Programmable Gate Array, 1920 CLBs, 300000 Gates, 200MHz, 1920-Cell, CMOS, PBGA324, 1 MM PITCH, LBGA-324

器件类别:可编程逻辑器件    可编程逻辑   

厂商名称:QuickLogic Corporation

厂商官网:https://www.quicklogic.com

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
QuickLogic Corporation
零件包装代码
BGA
包装说明
LBGA, BGA324(UNSPEC)
针数
324
Reach Compliance Code
compliant
最大时钟频率
200 MHz
CLB-Max的组合延迟
0.59 ns
JESD-30 代码
S-PBGA-B324
长度
19 mm
湿度敏感等级
3
可配置逻辑块数量
1920
等效关口数量
300000
输入次数
302
逻辑单元数量
1920
输出次数
302
端子数量
324
最高工作温度
70 °C
最低工作温度
组织
1920 CLBS, 300000 GATES
封装主体材料
PLASTIC/EPOXY
封装代码
LBGA
封装等效代码
BGA324(UNSPEC)
封装形状
SQUARE
封装形式
GRID ARRAY, LOW PROFILE
峰值回流温度(摄氏度)
NOT SPECIFIED
电源
1.8,3.3 V
可编程逻辑类型
FIELD PROGRAMMABLE GATE ARRAY
认证状态
Not Qualified
座面最大高度
1.7 mm
最大供电电压
1.89 V
最小供电电压
1.71 V
标称供电电压
1.8 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子形式
BALL
端子节距
1 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
19 mm
Base Number Matches
1
文档预览
QuickLogic PolarPro™ Data Sheet
• • • • • •
Combining Low Power, Performance, Density, and Embedded RAM
Device Highlights
Low Power Programmable Logic
• As low as 2.2 µA
• 0.18 µm, six layer metal CMOS process
• 1.8 V core voltage, 1.8/2.5/3.3 V drive
capable I/Os
• Up to 221 kilobits of SRAM
• Up to 292 I/Os available
• Up to one million system gates
• Nonvolatile, instant-on
• IEEE 1149.1 boundary scan testing compliant
4 programmable global clock networks
• Quadrant-based segmentable clock networks
20 quad clock networks per device
4 quad clock networks per quadrant
1 dedicated clock network per quadrant
• Two user Configurable Clock Managers (CCMs)
Very Low Power (VLP) Mode
• QuickLogic PolarPro has a special VLP pin
which can enable a low power sleep mode that
significantly reduces the overall power
consumption of the device by placing the device in
standby.
• Enter VLP mode from normal operation in less
than 250 µs (typical)
• Exit from VLP mode to normal operation in less
than 250 µs (typical)
Embedded Dual-Port SRAM
• Up to twelve dual-port 4-kilobit high performance
SRAM blocks (QL1P075, QL1P100, QL1P200,
and QL1P300 devices)
• Up to twenty-four dual-port 8-kilobit high
performance SRAM blocks (QL1P600 and
QL1P1000 devices)
• Embedded synchronous/asynchronous FIFO
controller
• Configurable and cascadable aspect ratio
Security Links
There are several security links to disable JTAG
access to the device. Programming these optional
links completely disables access to the device from
the outside world and provides an extra level of
design security not possible in SRAM-based FPGAs.
Figure 1: QuickLogic PolarPro Block Diagram
CCM
GPIO
DDR/GPIO
DDR/GPIO
DDR/GPIO
DDR/GPIO
Programmable I/O
• Bank programmable drive strength
• Bank programmable slew rate control
• Independent I/O banks capable of supporting
multiple I/O standards in one device
• Native support for DDR I/Os
• Bank programmable I/O standards: LVTTL,
LVCMOS, and LVCMOS18
CCM
GPIO
Embedded RAM Blocks
FIFO Controller
GPIO
Fabric
GPIO
GPIO
FIFO Controller
GPIO
Advanced Clock Network
• Multiple low skew clock networks
1 dedicated global clock network
© 2006 QuickLogic Corporation
Embedded RAM Blocks
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
www.quicklogic.com
1
QuickLogic PolarPro™ Data Sheet Rev. G
Ultra-Low Power FPGA Combining Performance, Density, and
Embedded RAM
Table 1: PolarPro Product Family Members
Features
Max Gates
Logic Cells
Max I/O
RAM Modules
FIFO Controllers
RAM bits
CCMs
TFBGA (0.5 mm)
Packages
TQFP (0.5 mm)
TFBGA (0.8 mm)
LBGA (1.0 mm)
QL1P075
75,000
512
172
8
8
36,864
2
a
132
144
196
256
QL1P100
100,000
640
188
8
8
36,864
2
a
132
144
196
256
QL1P200
200,000
1,536
292
12
12
55,296
2
132
-
-
256, 324
QL1P300
300,000
1,920
302
12
12
55,296
2
132
-
-
256, 324
QL1P600
600,000
4,224
508
24
24
221,184
2
-
-
-
256, 324
QL1P1000
1,000,000
7,680
652
24
24
221,184
2
-
-
-
256, 324
a. The PolarPro 144-pin TQFP and 132-pin TFBGA devices have one CCM. The PolarPro 196-pin TFBGA, 256-pin LBGA and 324-
pin LBGA devices have two CCMs.
Table 2: Maximum Usable I/Os
Device
QL1P075
QL1P100
QL1P200
QL1P300
QL1P600
QL1P1000
a. Preliminary.
132 TFBGA
(8 mm x 8 mm)
77
77
74
74
-
-
144 TQFP
97
97
-
-
-
-
196 TFBGA
(12 mm x 12 mm)
136
136
-
-
-
-
256 LBGA
168
184
184
184
184
a
184
a
324 LBGA
-
-
238
a
238
a
238
a
238
a
Process Data
QuickLogic PolarPro is fabricated on a 0.18 µ, six layer metal CMOS process. The core voltage is 1.8 V. The
I/O voltage input tolerance and output drive can be set as 1.8 V, 2.5 V, and 3.3 V.
2
www.quicklogic.com
© 2006 QuickLogic Corporation
QuickLogic PolarPro™ Data Sheet Rev. G
Programmable Logic Architectural Overview
The QuickLogic PolarPro logic cell structure presented in
Figure 2
is a single register, multiplexer-based logic
cell. It is designed for wide fan-in and multiple, simultaneous output functions. The cell has a high fan-in, fits
a wide range of functions with up to 24 simultaneous inputs (including register control lines), and four outputs
(three combinatorial and one registered). The high logic capacity and fan-in of the logic cell accommodates
many user functions with a single level of logic delay.
The QuickLogic PolarPro logic cell can implement:
• Two independent 3-input functions
• Any 4-input function
• 8 to 1 mux function
• Independent 2 to 1 mux function
• Single dedicated register with clock enable, active high set and reset signals
• Direct input selection to the register, which allows combinatorial and register logic to be used separately
• Combinatorial logic that can also be configured as an edge-triggered master-slave D flip-flop
Figure 2: PolarPro Logic Cell
QST
QDS
TBS
TAB
TSL
TI
TA1
TA2
TB1
TB2
BAB
BSL
BI
BA1
BA2
BB1
BB2
FS
F1
F2
QDI
QEN
QCK
QRT
TZ
0
1
0
1
0
1
0
1
0
1
CZ
S
D
E
Q
QZ
0
1
0
1
0
1
R
0
1
FZ
© 2006 QuickLogic Corporation
www.quicklogic.com
3
QuickLogic PolarPro™ Data Sheet Rev. G
RAM Modules
The PolarPro family of devices include two different RAM block sizes. The QL1P075, QL1P100, QL1P200,
and QL1P300 have 4-kilobit (4,608 bits) RAM blocks, while the QL1P600 and QL1P1000 devices have
8-kilobit (9,216 bits) RAM blocks.
The RAM features include:
• Independently configurable read and write data bus widths
• Independent read and write clocks
• Horizontal and vertical concatenation
• Write byte enables
• Selectable pipelined or non-pipelined read data
Figure 3: 4-Kilobit Dual-Port RAM Block
WD[17:0]
WA[x:0]
a
WEN[1:0]
WD_SEL
WCLK
RA[x:0]
a
RD_SEL
RCLK
RD[17:0]
a. x=8 for 4-kilobit RAM blocks, x=9 for 8-kilobit RAM blocks.
Table 3: RAM Interface Signals
Signal Name
Inputs
WD [17:0]
WA [x:0]
a
WEN [1:0]
WD_SEL
WCLK
RA [x:0]
a
RD_SEL
RCLK
RD [17:0]
Write Data
Write Address
Write Enable (two 9-bit enables)
Write Chip Select
Write Clock
Read Address
Read Chip Select
Read Clock
Output
Read Data
Function
a. x=8 for 4-kilobit RAM blocks, x=9 for 8-kilobit RAM blocks.
4
www.quicklogic.com
© 2006 QuickLogic Corporation
QuickLogic PolarPro™ Data Sheet Rev. G
The read and write data buses of a RAM block can be arranged to variable bus widths. The bus widths can be
configured using the RAM Wizard available in QuickWorks, QuickLogic’s development software. The selection
of the RAM depth and width determines how the data is addressed.
The RAM blocks also support data concatenation. Designers can cascade multiple RAM modules to increase
the depth or width by connecting corresponding address lines together and dividing the words between
modules. Generally, this requires the use of additional programmable logic resources. However, when
concatenating only two 4-kilobit RAM blocks or two 8-kilobit RAM blocks, they can be concatenated
horizontally or vertically without using any additional programmable fabric resources.
For example, two internal 4-kilobit dual-port RAM blocks concatenated vertically to create a 512x18 RAM
block or horizontally to create a 256x36 RAM block. A block diagram of horizontal and vertical concatenation
is displayed in
Figure 4.
Figure 4: Horizontal and Vertical Concatenation Examples
256x36 Dual-Port RAM
512x18 Dual-Port RAM
WD[35:0]
WA[7:0]
WEN[3:0]
WD_SEL
WCLK
RA[7:0]
RD_SEL
RCLK
RD[35:0]
WD[17:0]
WA[8:0]
WEN[1:0]
WD_SEL
WCLK
RA[8:0]
RD_SEL
RCLK
RD[17:0]
Horizontal Concatenation
Vertical Concatenation
Table 4
shows the various RAM configurations supported by the PolarPro RAM modules.
Table 4: Available Dual-Port RAM Configurations
Device
Number of
RAM Blocks
1
QL1P075
QL1P100
QL1P200
QL1P300
1
2
2
2
1
1
QL1P600
QL1P1000
2
2
2
Depth
256
512
256
512
1024
512
1024
512
1024
2048
Width
1-18
1-9
1-36
1-18
1-9
1-18
1-9
1-36
1-18
1-9
© 2006 QuickLogic Corporation
www.quicklogic.com
5
查看更多>
知道遥控编码如何驱动单片机灯亮程序?请教
现在已知遥控器按键1的32位编码是 48 77 11 EE,想用此编码驱动lde灯亮。如何写程序? ...
wrlsohu 单片机
问:MSP430ADC输入模拟最大电压问题
问题:如上, 1.MSP430输入模拟电压最大是多少? 2.网上说取决于你的参考电压,那么我选1.5...
大头BB 微控制器 MCU
使用ISD51进行在线仿真
原帖发布于沁恒公司论坛上,点击 此处 跳转进入。 本文主要介绍使用 ISD51 对 C...
REMY 51单片机
【沁恒RISC-V内核 CH582】使用WCH_Link在线仿真调试LED灯循坏亮灭
今天下午和晚上吧MounRiver Studio集成开发环境新建项目文件,编译和通过WCH_Lin...
yaoquan5201314 国产芯片交流
启用性能更高的前端雷达,将“零伤亡愿景”变为现实
在过去的几年中,两种强大力量推动了高级驾驶员辅助系统(ADAS)中主动安全措施的使用:欧盟...
alan000345 微控制器 MCU
有人做过SSL协议吗?
有人搞过SSL协议吗? 希望能和您交流一下,谢谢。 有人做过SSL协议吗? SSL(安全套接字层,S...
cinderella_lh 嵌入式系统
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消