首页 > 器件类别 > 存储 > 存储

S29CD016J1MDGH037

Flash, 512KX32, 64ns, DIE-74

器件类别:存储    存储   

厂商名称:Cypress(赛普拉斯)

下载文档
器件参数
参数名称
属性值
厂商名称
Cypress(赛普拉斯)
包装说明
DIE,
Reach Compliance Code
compliant
ECCN代码
3A001.A.2.A
最长访问时间
64 ns
其他特性
SYNCHRONOUS BURST MODE OPERATION ALSO POSSIBLE; BOTTOM BOOT BLOCK
启动块
BOTTOM
JESD-30 代码
R-XUUC-N74
内存密度
16777216 bit
内存集成电路类型
FLASH
内存宽度
32
功能数量
1
端子数量
74
字数
524288 words
字数代码
512000
工作模式
ASYNCHRONOUS
最高工作温度
145 °C
最低工作温度
-40 °C
组织
512KX32
封装主体材料
UNSPECIFIED
封装代码
DIE
封装形状
RECTANGULAR
封装形式
UNCASED CHIP
并行/串行
PARALLEL
编程电压
2.7 V
认证状态
Not Qualified
最大供电电压 (Vsup)
2.75 V
最小供电电压 (Vsup)
2.5 V
标称供电电压 (Vsup)
2.6 V
表面贴装
YES
技术
CMOS
温度等级
AUTOMOTIVE
端子形式
NO LEAD
端子位置
UPPER
类型
NOR TYPE
文档预览
S29CD016J/S29CL016J
Known Good Die
16 Megabit (512k x 32-Bit) CMOS 2.6 or 3.3 Volt-only
Burst Mode, Dual Boot,
Simultaneous Read/Write Flash Memory
Supplement
(Advance Information)
General Description
The Spansion S29CD016J and S29CL016J devices are Floating Gate products fabricated in 110 nm process technology.
These burst mode Flash devices are capable of performing simultaneous read and write operations with zero latency on two
separate banks. These products can operate up to 56 MHz and use a single V
CC
of 2.5 V to 2.75 V (S29CD-J) or 3.0 V to 3.6 V
(S29CL-J) that make them ideal for today’s demanding automotive applications.
Distinctive Characteristics
Single 2.6 V (S29CD-J) or 3.3 V (S29CL-J) for read/program/
erase
110 nm Floating Gate Technology
Simultaneous Read/Write operation with zero latency
X32 Data Bus
Dual Boot Sector Configuration (top and bottom)
Flexible Sector Architecture
– CD016J & CL016J: Eight 2K Double word, Thirty-two 16K Double
word, and Eight 2K Double Word sectors
Cycling Endurance: 100,000 write cycles per sector (typical)
Command set compatible with JECEC (42.4) standard
Supports Common Flash Interface (CFI)
Persistent and Password methods of Advanced Sector
Protection
Unlock Bypass program command to reduce programming
time
Write operation status bits indicate program and erase
operation completion
Hardware (WP#) protection of two outermost sectors in the
large bank
Ready/Busy (RY/BY#) output indicates data available to
system
Suspend and Resume commands for Program and Erase
Operation
VersatileI/O™ control (1.65 V to V
CC
)
Programmable Burst Interface
– Linear for 2, 4, and 8 double word burst with or without wrap around
Secured Silicon Sector that can be either factory or customer
locked
20 year data retention (typical)
Performance Characteristics
Read Access Times
Speed Option (MHz)
Max Asynch. Access Time, ns (t
ACC
)
Max Synch. Latency, ns (t
IACC
)
Max Synch. Burst Access, ns (t
BACC
)
Max CE# Access Time, ns (t
CE
)
Max OE# Access time, ns (t
OE
)
56
64
64
10
69
22
40
67
67
17
71
22
Typical Program and Erase Times
Double Word Programming
Sector Erase
18 µs
1.0 s
Current Consumption (Max values)
Continuous Burst Read @ 56 MHz
Program
Erase
Standby Mode
90 mA
50 mA
50 mA
150 µA
Publication Number
S29CD016J-CL016J_KGD_SP
Revision
A
Amendment
2
Issue Date
September 20, 2006
This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in
this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice.
Supplement
(Advance
I nfor mation )
Table of Contents
General Description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Distinctive Characteristics
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Performance Characteristics
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Table of Contents
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
S29CD/CL016J Features.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
1.
2.
3.
4.
5.
Die Photograph.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Die Pad Locations
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Pad Description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Ordering Information
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
4.1
Valid Combinations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Packaging Information
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
5.1
Surftape Packaging . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
5.2
Waffle Pack Packaging . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Product Test Flow.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Absolute Maximum Ratings
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Operating Ranges
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Physical Specifications
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Manufacturing Information
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Special Handling Instructions.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
11.1 Processing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
11.2 Storage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
DC Characteristics for KGD Devices at 145°C.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Terms and Conditions of Sale for Spansion Non-Volatile Memory Die.
. . . . . . . . . . . . . . . . . . . . 14
Revision Summary
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
6.
7.
8.
9.
10.
11.
12.
13.
14.
List of Figures
Figure 6.1
Figure 7.1
Figure 7.2
Spansion KGD Product Test Flow . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Maximum Negative Overshoot Waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Maximum Positive Overshoot Waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
List of Tables
Table 3.1
Table 12.1
Pads Relative To Die Center . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .6
DC Characteristics, CMOS Compatible . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
2
S29CD016J/S29CL016J Known Good Die
Revision A2 September 20, 2006
Supplement
(Advan ce
Info r m atio n)
S29CD/CL016J Features
The S29CD016J & S29CL016J Flash devices are burst mode, dual boot, simultaneous read/write Flash
memories with VersatileI/O™ manufactured on 110 nm process technology.
The S29CD016J is a 16 megabit, 2.6 volt-only, single-power-supply, burst mode Flash memory device that
can be configured for 524,288 double words. The S29CL016J is the 3.3 volt-only version of that device. Both
devices can be programmed in standard EPROM programmers.
To eliminate bus contention, each device has separate chip enable (CE#), write enable (WE#) and output
enable (OE#) controls. Additional control inputs are required for synchronous burst operations: Load Burst
Address Valid (ADV#), and Clock (CLK).
Each device requires only a single 2.6 volt-only (2.50 V – 2.75 V) or 3.3 volt-only (3.00 V – 3.60 V) for both
read and write functions. A 12.0-volt V
PP
is not required for program or erase operations, although an
acceleration pin is available if faster programming performance is required.
The device is entirely command set compatible with the JEDEC single-power-supply Flash standard. The
software command set is compatible with the command sets of the 5 V Am29F and 3 V Am29LV Flash
families. Commands are written to the command register using standard micro-processor write timing.
Register contents serve as inputs to an internal state-machine that controls the erase and programming
circuitry. Write cycles also internally latch addresses and data needed for the programming and erase
operations. Reading data out of the device is similar to reading from other Flash or EPROM devices.
The
Unlock Bypass
mode facilitates faster programming times by requiring only two write cycles to program
data instead of four.
The
Simultaneous Read/Write architecture
provides simultaneous operation by dividing the memory space
into two banks. The device can begin programming or erasing in one bank, and then simultaneously read
from the other bank, with zero latency. This releases the system from waiting for the completion of program or
erase operations.
The device provides a 256-byte
Secured Silicon Sector
with an one-time-programmable (OTP) mechanism.
In addition, the device features several levels of sector protection, which can disable both the program and
erase operations in certain sectors or sector groups:
Persistent Sector Protection
is a command sector
protection method that replaces the old 12 V controlled protection method;
Password Sector Protection
is a
highly sophisticated protection method that requires a password before changes to certain sectors or sector
groups are permitted;
WP# Hardware Protection
prevents program or erase in the two outermost 8 Kbytes
sectors of the larger bank.
The device defaults to the Persistent Sector Protection mode. The customer must then choose if the
Standard or Password Protection method is most desirable. The WP# Hardware Protection feature is always
available, independent of the other protection method chosen.
The
VersatileI/O™ (V
CCQ
)
feature allows the output voltage generated on the device to be determined based
on the V
IO
level. This feature allows this device to operate in the 1.8 V I/O environment, driving and receiving
signals to and from other 1.8 V devices on the same bus.
The host system can detect whether a program or erase operation is complete by observing the RY/BY# pin,
by reading the DQ7 (Data# Polling), or DQ6 (toggle)
status bits.
After a program or erase cycle has been
completed, the device is ready to read array data or accept another command.
The
sector erase architecture
allows memory sectors to be erased and reprogrammed without affecting the
data contents of other sectors. The device is fully erased when shipped from the factory.
Hardware data protection
measures include a low V
CC
detector that automatically inhibits write operations
during power transitions. The
password and software sector protection
feature disables both program and
erase operations in any combination of sectors of memory. This can be achieved in-system at V
CC
level.
The
Program/Erase Suspend/Erase Resume
feature enables the user to put erase on hold for any period of
time to read data from, or program data to, any sector that is not selected for erasure. True background erase
can thus be achieved.
The
hardware RESET# pin
terminates any operation in progress and resets the internal state machine to
reading array data.
September 20, 2006 Revision A2
S29CD016J/S29CL016J Known Good Die
3
Supplement
(Advance
I nfor mation )
The device offers two power-saving features. When addresses have been stable for a specified amount of
time, the device enters the
automatic sleep mode.
The system can also place the device into the
standby
mode.
Power consumption is greatly reduced in both these modes.
Spansion Flash technology combines years of Flash memory manufacturing experience to produce the
highest levels of quality, reliability and cost effectiveness. The device electrically erases all bits within a sector
simultaneously via Fowler-Nordheim tunnelling. The data is programmed using hot electron injection.
1. Die Photograph
4
S29CD016J/S29CL016J Known Good Die
Revision A2 September 20, 2006
Supplement
(Advan ce
Info r m atio n)
2. Die Pad Locations
30
25
20
15
10
8
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
30
31
6
31
7
5
32
33
34
35
35
36
Y
4
3
5
2
37
1
74
38
X
1
73
39
74
72
40
40
41
42
71
43
70
44
69
45
45
49
46
47
48
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
70
47
50
55
60
65
69
Logo
September 20, 2006 Revision A2
S29CD016J/S29CL016J Known Good Die
5
查看更多>
参数对比
与S29CD016J1MDGH037相近的元器件有:S29CD016J1MDGH137、S29CL016J1MDGH037。描述及对比如下:
型号 S29CD016J1MDGH037 S29CD016J1MDGH137 S29CL016J1MDGH037
描述 Flash, 512KX32, 64ns, DIE-74 Flash, 512KX32, 64ns, DIE-74 Flash, 512KX32, 64ns, DIE-74
厂商名称 Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯)
包装说明 DIE, DIE, DIE,
Reach Compliance Code compliant compliant compliant
ECCN代码 3A001.A.2.A 3A001.A.2.A 3A001.A.2.A
最长访问时间 64 ns 64 ns 64 ns
其他特性 SYNCHRONOUS BURST MODE OPERATION ALSO POSSIBLE; BOTTOM BOOT BLOCK SYNCHRONOUS BURST MODE OPERATION ALSO POSSIBLE; BOTTOM BOOT BLOCK SYNCHRONOUS BURST MODE OPERATION ALSO POSSIBLE; BOTTOM BOOT BLOCK
启动块 BOTTOM BOTTOM BOTTOM
JESD-30 代码 R-XUUC-N74 R-XUUC-N74 R-XUUC-N74
内存密度 16777216 bit 16777216 bit 16777216 bit
内存集成电路类型 FLASH FLASH FLASH
内存宽度 32 32 32
功能数量 1 1 1
端子数量 74 74 74
字数 524288 words 524288 words 524288 words
字数代码 512000 512000 512000
工作模式 ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
最高工作温度 145 °C 145 °C 145 °C
最低工作温度 -40 °C -40 °C -40 °C
组织 512KX32 512KX32 512KX32
封装主体材料 UNSPECIFIED UNSPECIFIED UNSPECIFIED
封装代码 DIE DIE DIE
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 UNCASED CHIP UNCASED CHIP UNCASED CHIP
并行/串行 PARALLEL PARALLEL PARALLEL
编程电压 2.7 V 2.7 V 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified
最大供电电压 (Vsup) 2.75 V 2.75 V 3.6 V
最小供电电压 (Vsup) 2.5 V 2.5 V 3 V
标称供电电压 (Vsup) 2.6 V 2.6 V 3.3 V
表面贴装 YES YES YES
技术 CMOS CMOS CMOS
温度等级 AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
端子形式 NO LEAD NO LEAD NO LEAD
端子位置 UPPER UPPER UPPER
类型 NOR TYPE NOR TYPE NOR TYPE
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消