首页 > 器件类别 > 电源/电源管理 > 电源电路

SIP2213DMP-OM-T1

IC VREG DUAL OUTPUT, FIXED POSITIVE LDO REGULATOR, PDSO10, 3 X 3 MM, LEAD FREE, MLP-10, Fixed Positive Multiple Output LDO Regulator

器件类别:电源/电源管理    电源电路   

厂商名称:Vishay(威世)

厂商官网:http://www.vishay.com

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
零件包装代码
SOIC
包装说明
HVSSOF, SOLCC10,.11,20
针数
10
Reach Compliance Code
unknown
ECCN代码
EAR99
可调性
FIXED
最大回动电压 1
0.25 V
标称回动电压 1
0.24 V
最大回动电压 2
0.42 V
最大绝对输入电压
7 V
最大输入电压
5.5 V
最小输入电压
2.25 V
JESD-30 代码
S-PDSO-F10
JESD-609代码
e0
长度
3 mm
最大电网调整率
0.0174%
最大负载调整率
0.0435%
功能数量
1
输出次数
2
端子数量
10
工作温度TJ-Max
125 °C
工作温度TJ-Min
-40 °C
最大输出电流 1
0.15 A
最大输出电流 2
0.3 A
最大输出电压 1
2.958 V
最小输出电压 1
2.842 V
标称输出电压 1
2.9 V
最大输出电压 2
2.856 V
最小输出电压 2
2.744 V
标称输出电压 2
2.8 V
封装主体材料
PLASTIC/EPOXY
封装代码
HVSSOF
封装等效代码
SOLCC10,.11,20
封装形状
SQUARE
封装形式
SMALL OUTLINE, HEAT SINK/SLUG, VERY THIN PROFILE, SHRINK PITCH
包装方法
TAPE AND REEL
峰值回流温度(摄氏度)
NOT SPECIFIED
认证状态
Not Qualified
调节器类型
FIXED POSITIVE MULTIPLE OUTPUT LDO REGULATOR
座面最大高度
1 mm
表面贴装
YES
技术
CMOS
端子形式
FLAT
端子节距
0.5 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
最大电压容差
2%
宽度
3 mm
Base Number Matches
1
文档预览
SiP2213
Vishay Siliconix
Dual Output Low Dropout Regulator
DESCRIPTION
The SiP2213 is a dual output low dropout regulator capable
of supplying 150 mA from output 1 and 300 mA from output
2. In the SiP2213, the outputs are sequenced at power on.
The output of LDO #1 has to settle before the output of LDO
#2 begins turning on. In addition to the LDOs, an open drain
output has been included, which is capable of sinking
150 mA. The SiP2213 offers a low dropout, low ground
current and extremely low noise with the addition of a bypass
capacitor.
Protection features include POR with adjustable delay,
undervoltage lockout, output current limit, and thermal
shutdown.
The fixed output version of SiP2213 is available in the
MLP33-10 PowerPAK package and the adjustable version is
available in the MLP44-16 PowerPAK package. Both
packages are specified to operate over the range of - 40 °C
to 85 °C.
FEATURES
2.25 V to 5.5 V input voltage range
Two outputs - 150 mA and 300 mA
Low ground current
Open drain driver output
POR
Current limit
Thermal shutdown
MLP33-10 and MLP44-16 PowerPAK
®
packages
APPLICATIONS
• Cellular phones
• Wireless modems
• PDAs
TYPICAL APPLICATION CIRCUIT
V
IN
EN
SW
V
IN
EN
SW
BP
SET
GND
V
OUT1
V
OUT2
V
OUT1
V
OUT2
POR
SiP2213
POR
DRV
GND
Document Number: 73190
S09-1455-Rev. E, 03-Aug-09
www.vishay.com
1
SiP2213
Vishay Siliconix
ABSOLUTE MAXIMUM RATINGS
Parameter
V
IN
, V
EN
, to GND
Power Dissipation
Storage Temperature
Thermal Resistance
MLP33-10 PowerPAK
a
MLP44-16 PowerPAK
a
Limit
- 0.3 to 7
MLP33-10 PowerPAK
b
MLP44-16
PowerPAK
c
1600
1880
- 55 to 150
50
43
Unit
V
mW
°C
°C/W
Notes:
a. Device mounted with all leads soldered or welded to PC board.
b. Derate 20 mW/°C above 70 °C.
c. Derate 23.5 mW/°C above 70 °C.
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation
of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect device reliability.
RECOMMENDED OPERATING RANGE
Parameter
Input Voltage Range
Enable Voltage Range
Operating Temperature Range T
A
Operating Temperature Range T
J
Limit
2.25 to 5.5
0 to 5.5
- 40 to 85
- 40 to 125
Unit
V
°C
SPECIFICATIONS
Test Conditions Unless Specified
V
IN
= V
OUT
+ 1 V
f
, C
OUT
= 1 µF, I
OUT
= 100 µA
T
A
= 25 °C
From Nominal V
OUT
Limits
Temp.
a
Room
Full
Room
V
IN
= V
OUT
+ 1 V to 5.5 V
I
OUT
= 100 µA to 150 mA (LDO 1 and 2)
I
OUT
= 100 µA to 300 mA (LDO 2)
I
OUT
= 150 mA (LDO 1 and 2)
Dropout Voltage
g
V
DROP
I
OUT
= 300 mA (LDO 2)
I
OUT1
= I
OUT2
= 0 µA
I
OUT1
= I
OUT2
= 0 µA
I
OUT1
= 150 mA, I
OUT2
= 300 mA
V
EN
< 0.4 V
C
BP
= 0.01 µF
f = 1 kHz, C
OUT
= 1 µF, C
BP
= 10 nF
f = 20 kHz, C
OUT
= 1 µF, C
BP
= 10 nF
V
IL
V
IH
I
IL
I
IH
V
TH
(set)
Logic Low
Logic High
V
IL
< 0.6 V
V
IH
> 1.8 V
POR = High
V
SET
= 0 V
Room
Full
Room
Room
Room
Full
Room
Full
Room
Full
Room
Full
Room
Room
Room
Full
Full
Room
Room
Room
Room
- 0.3
- 0.6
Min.
b
-1
-2
40
0.2
0.2
120
240
48
60
2.0
70
30
60
40
0.6
1.8
-1
-1
0.75
0.01
0.01
1.25
1.25
1
1
1.75
µs
µVrms
dB
0.3
0.6
1.0
1.5
190
250
340
420
65
80
Typ.
c
Max.
b
1
2
Unit
Parameter
Regulators
Output Voltage Accuracy
Output Voltage
Temperature Coefficient
Line Regulation
f
Load Regulation
Symbol
%
ppm/°C
%
mV
Ground Pin Current
I
G
µA
Sequence Time Delay
Output Voltage Noise
Ripple Rejection
Inputs
EN, SW Input Voltage
EN, SW Input Current
d
t
SEQ
V
µA
V
µA
SET Pin Threshold Voltage
SET Pin Current Source
www.vishay.com
2
Document Number: 73190
S09-1455-Rev. E, 03-Aug-09
SiP2213
Vishay Siliconix
SPECIFICATIONS
Test Conditions Unless Specified
V
IN
= V
OUT
+ 1
Parameter
Power On Reset (POR) Output
Threshold
Output Voltage
Leakage Current
Driver (DRV) Output
Output Voltage
Leakage Current
Protection
Current Limit
Thermal Shutdown Temperature
Thermal Hysteresis
I
IL
V
OUT1
= 0 V
V
OUT2
= 0 V
Room
Room
Room
Room
150
300
280
450
165
25
460
700
mA
°C
V
OL
I
L
= 150 mA
I
DRV
= 0 mA, V
DRV
= 5.5 V, SW = 0 V
Full
Room
-1
0.2
0.01
0.6
1
V
µA
V
THL
V
THH
V
OL
I
ERR
% of Nominal V
OUT2
I
L
= 250 µA
ERR = High
Room
Room
Room
Room
-1
0.02
0.01
90
96
0.1
1
%
V
µA
Symbol
V
e
,
C
OUT
= 1 µF, I
OUT
= 100 µA,
T
A
= 25 °C
Temp.
a
Min.
b
Limits
Typ.
c
Max.
b
Unit
Notes:
a. Room = 25 °C, Full = - 40 °C to 85 °C.
b. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum.
c. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
d. Timing is measured from 90 % of LDO #1’s final value to 90 % of LDO #2’s final value.
e. Guaranteed by design.
f. For higher output of the regulator pair.
g. Dropout voltage is defined as the input to output differential voltage at which the output voltage drops 2 % below the output voltage measured
with a 1 V differential, provided that V
IN
does not drop below 2.25 V. When V
OUT(nom)
is less than 2.25 V, the output will be in regulation when
2.25 V - V
OUT(nom)
is greater than the dropout voltage specified.
Document Number: 73190
S09-1455-Rev. E, 03-Aug-09
www.vishay.com
3
SiP2213
Vishay Siliconix
FUNCTIONAL BLOCK DIAGRAM
V
IN
EN
LDO #1
V
OUT1
LDO #2
V
OUT2
SET
BP
Reference
POR
DLY
POR
DRV
SW
SW
LOGIC
GND
GND
SW
Fixed Voltage Version
V
IN
EN
1
LDO #1
V
OUT1
ADJ
1
LDO #2
V
OUT2
ADJ
2
POR
DLY
POR
SET
BP
Reference
DRV
SW
SW
LOGIC
GND
GND
SW
Adjustable Voltage Version
www.vishay.com
4
Document Number: 73190
S09-1455-Rev. E, 03-Aug-09
SiP2213
Vishay Siliconix
PIN CONFIGURATIONS AND ORDERING INFORMATION
PowerPAK MLP33-10 with Large Pad
VOLTAGE OPTIONS
Voltage
Code (x, z)
A
F
W
G
Y
H
E
J
K
L
M
N
O
P
Q
R
S
T
U
V
Adj
V
IN
EN
BP
SW
SET
1
2
3
4
5
10
9
8
7
6
V
OUT1
V
OUT1
V
OUT2
V
OUT2
POR
DRV
GND
ERR
DRV
GND
10
9
8
7
6
1
2
3
4
5
V
IN
EN
1
EN
2
BP
SW
1.5
1.6
1.8
1.9
2.0
2.1
2.5
2.6
2.7
2.8
2.85
2.9
3.0
Top View
V
OUT1
V
OUT2
Bottom View
Exposed Pad
V
IN
15
13
14
16
POR
DRV
ADJ
2
GND
SW
12
11
10
9
8
GND
7
GND
6
SET
5
SW
V
IN
1
2
3
4
EN
1
NC
BP
ADJ
1
3.1
3.2
3.3
3.4
3.5
3.6
ORDERING INFORMATION
Part Number
SiP2213DMP-XZ-T1
- 40 °C to 85 °C
SiP2213DLP-AA-T1
X: Output 1 voltage code.
Z: Output 2 voltage code.
Temp. Range
Package
PowerPAK
MLP33-10
PowerPAK
MLP44-16
Marking
13XZ
13AA
Bottom View
PIN DESCRIPTION
Pin Number
MLP33-10
1
2
1
2
3
4
5
6
3
5
4
6
7, 8
9
10
7
8
9
10
11
12
13
14
MLP44-16
15, 16
Name
V
IN
EN
EN
NC
BP
SW
ADJ
1
SET
GND
GND
SW
ADJ
2
DRV
POR
V
OUT2
V
OUT1
Function
Input voltage for the power MOSFETs and their gate drive
Enables LDO outputs.
Enables LDO outputs.
No Connect
Bypass for noise reduction
Control for open drain output
Feedback connection for LDO #1
Connection for external capacitor to delay POR
Ground
Ground for the internal N-channel MOSFET switch
Feedback connection for LDO #2
Open drain output
Power on reset output
Output of LDO #2 - 300 mA
Output of LDO #1 - 150 mA
The exposed pad on both packages must be connected externally to the GND pin.
Document Number: 73190
S09-1455-Rev. E, 03-Aug-09
www.vishay.com
5
查看更多>
日本立体大规模集成电路有望突破电路集成极限
日本东北大学研究人员开发出由10个半导体芯片层叠而成的立体大规模集成电路,打破了此前3个芯片层叠的纪...
fighting 模拟电子
为何无法找到Error[e12]: Unable to open file 'lnk51ew_cc2530b
在无线点灯实验中的编译错误,我查看过我的确有这个文件,可是却提醒无法找到lnk51ew_cc2530...
微笑的英雄花 RF/无线
我用EVC4想写一个数据库程序,可是编译时提示没有adoce.h,请问那有下的?
我用EVC4想写一个数据库程序,可是编译时提示没有adoce.h,请问那有下的?请大家帮忙指点一下 ...
conanwind 嵌入式系统
单片机开发工程案例解析
单片机开发工程案例解析,我看了下感觉得很不错,拿出来与大家分享下,有兴趣的大虾可以下载分享! ...
maylove 单片机
EEWORLD大学堂----PSoC创意项目展示:助记小秘书
PSoC创意项目展示:助记小秘书 : http://training.eeworld.com.c...
chenyy DIY/开源硬件专区
在Proteus中元件不存在仿真模型怎么办?
我想用多路开关CD4051或者74HC4051,这些系列从componentsearchengin...
嘻哈嘻哈 51单片机
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消