®
Solved by
SP6203/6205
SP6203/6205
TM
Low Noise, 300mA and 500mA CMOS LDO Regulators
Low Noise, 300mA and 500mA CMOS LDO Regulators
■
Very Low Dropout Voltage: 0.6 PMOS Pass
Device
■
Accurate Output Voltage: 2% over Temperature
■
Guaranteed 500mA Output Current: SP6205
■
Ultra Low Noise Output: 2µV
RMS
with 0nF
Bypass
■
Unconditionally Stable with 2.2µF Ceramic
■
Low Quiescent Current: 45µA
■
Very Low Ground Current: 350µA at 500 mA
■
Power-Saving Shutdown Mode: < µA
■
Fast Turn-On and Turn-Off: 60µS
■
Fast Transient Response
■
Current Limit and Thermal Shutdown Protection
■
Very Good Load/Line Regulation: 0.0/0.04%
■
Excellent PSRR: 6dB < kHz
■
Industry Standard SOT-23-5 and Small pin
2X3 DFN Package
■
Fixed Output Voltages: 2.5V, 2.V, 2.V,
2.5V, 3.0V and 3.3V
■
Adjustable Output Available
FEATURES
FIXED
V
OUT
BYP
GND
EN
2
3
4
ADJUSTABLE
V
OUT
6
NC
NC
V
IN
SP6203
SP6205
8 Pin DFN
ADJ
NC
GND
EN
2
3
4
SP6203
SP6205
8 Pin DFN
6
5
VOUT
NC
NC
VIN
5
Now Available in Lead Free Packaging
APPLICATIONS
■
Cellular / GSM Phones
■
Laptop / Palmtop Computers
■
Battery-Powered Systems
■
Pagers
■
Medical Devices
■
MP3/CD Players
■
Digital Still Cameras
DESCRIPTION
The SP6203/6205 are ultra low noise CMOS LDOs with very low dropout and ground current. The noise
performance is achieved by means of an external bypass capacitor without sacrificing turn-on and turn-off
speed critical to portable applications. Extremely stable and easy to use, these devices offer excellent PSRR
and Line/Load regulation. Target applications include battery-powered equipment such as portable and
wireless products. Regulators' ground current increases only slightly in dropout. Fast turn-on/turn-off enable
control and an internal 30 pull down on output allows quick discharge of output even under no load
conditions. Both LDOs are protected with current limit and thermal shutdown.
Both LDOs are available in fixed & adjustable output voltage versions and come in an industry standard
SOT-23 5-pin and small 2X3 pin DFN packages. For SC-0 00mA CMOS LDO, SP623 is available.
TYPICAL APPLICATION CIRCUIT
V
IN
C
IN
2.2µF
2
1
5
V
OUT
C
OUT
2.2µF Ceramic
C
IN
2.2µF
V
IN
1
5
V
OUT
C
OUT
2.2µF Ceramic
SP6203
SP6205
5-Pin
FIXED
4
BYP
2
SP6203
SP6205
5-Pin
ADJUSTABLE
4
ADJ
EN
3
EN
3
Date: 2/4/06
2//05
SP6203/SP6205 LowLow Noise, 300 and 500mA CMOS LDO Regulators
SP6203/6205 Noise, 300 and 500mA CMOS LDO Regulators
© Copyright 2005 Sipex Corporation
2006
ABSOLUTE MAXIMUM RATINGS
Supply Input Voltage (V
IN
)..........................................................-2V to 6V
Output Voltage (V
OUT
).....................................................-0.6V to V
IN
+V
Enable Input Voltage (V
EN
)........................................................-2V to 6V
Power Dissipation (P
D
)......................................Internally Limited, Note
Lead Temperature (soldering 5s)...........................................+260°C
Storage Temperature.....................................................-65°C to +50°C
Junction Temperature..........................................................+50°C
These are stress ratings only and functional operation of the device at these
ratings or any other above those indicated in the operation sections of the
specifications below is not implied. Exposure to absolute maximum rating
conditions for extended periods of time may affect reliability.
OPERATING RATINGS
Input Voltage (V
IN
)...........................................+2.V to +5.5V
Enable Input Voltage (V
EN
)...........................................0 to 5.5V
Junction Temperature (T
J
)...........................................-40°C to +25°C
Thermal Resistance, SOT-23-5 (
JA
)...........................................Note
Thermal Resistance, SOT-23-6 (
JA
)...........................................Note
Remark: The device is not guaranteed to function outside its operating rating.
Unless otherwise specified: V
IN
=V
OUT
+ 0.5V to 6V, C
OUT
= 2.2µF ceramic, C
IN
= 2.2µF, I
OUT
=00µA,
-40°C < T < 25°C. The denotes the specifications which apply over full operating temperature range -40°C to
+25°C, unless otherwise specified.
PARAMETER
Input Voltage
Output Voltage Accuracy
Output Voltage
Temperature Coefficient, Note2
Reference Voltage
Line Regulation
Load Regulation, Note 3
Dropout Voltage for V
OUT
> 3.0V,
Note 4
MIN
-2
50
.225
.25
0.04
0.0
0.3
0.06
60
20
0
300
45
0
5
235
350
0.0
0.50
0.5
0
2
6
50
630
2
50
0.05
25
60
00
5
30
.6
.25
0.3
0.3
0.5
TYP
MAX
6
+2
UNITS
V
%
ppm/°C
V
%/V
%
CONDITIONS
Variation from specified V
OUT
V
OUT
/ T
Adjustable version only
V
OUT
(V
IN
below 6V)
I
OUT
= 0.mA to 300mA (SP6203)
I
OUT
= 0.mA to 500mA (SP6205)
I
OUT
= 0.mA
I
OUT
= 00mA
I
OUT
= 200mA
I
OUT
= 300mA (SP6203)
I
OUT
= 500mA (SP6205)
I
OUT
= 0.mA (I
QUIESCENT
)
I
OUT
= 00mA
I
OUT
= 200mA
I
OUT
= 300mA (SP6203)
I
OUT
= 500mA (SP6205)
V
EN
< 0.4V (shutdown)
V
OUT
= ZeroV (SP6203)
V
OUT
= ZeroV (SP6205)
Regulator Turns off
Regulator turns on again at 5°C
f kHz
C
BYP
= 0nF, I
OUT
= 0.mA
C
BYP
= 0nF, I
OUT
=300mA
C
BYP
= 0nF, I
OUT
= 0.mA
C
BYP
= 0nF, I
OUT
= 300mA
V
OUT
/ P
D
V
IN
4V, Note 0
I
OUT
= 30mA
V
IN
4V, Note 0
I
OUT
= 30mA
I
OUT
= 0.mA, V
IN
4V, Note 0
I
OUT
= 300mA, V
IN
4V, Note 0
No Load
Regulator Shutdown
Regulator Enabled
ELECTRICAL SPECIFICATIONS
Ground Pin Current, Note 5
300
500
00
330
40
0.
.4
mV
µA
Shutdown Supply Current
Current Limit
Thermal Shutdown Junction
Temperature
Thermal Shutdown Hysteresis
Power Supply Rejection Ratio
Output Noise Voltage, Note 6
0.33
0.55
µA
A
°C
°C
dB
5
50
20
250
25
0.4
µV
RMS
%/W
µs
µs
µs
Thermal Regulation, Note
Wake-Up Time (T
WU
), Note
(from shutdown mode)
Turn-On Time (T
ON
), Note
(from shutdown mode)
Turn-Off Time (T
OFF
),
Output Discharge Resistance
Enable Input Logic Low Voltage
Enable Input Logic High Voltage
Date: 2/4/06
Date: 2//05
V
V
SP6203/SP6205 Low Noise, 300 and 500mA CMOS LDO Regulators
SP6203/6205 Low Noise, 300 and 500mA CMOS LDO Regulators
2
2
© Copyright 2006 Sipex Corporation
© Copyright 2005 Sipex Corporation
ELECTRICAL SPECIFICATIONS NOTES
Note 1:
Maximum power dissipation can be calculated using the formula:
P
D
= (T
J(max)
- T
A
) /
JA
, where T
J(max)
is
the junction temperature, T
A
is the ambient temperature and
JA
is the junction-to-ambient thermal resistance.
JC
is 6°C/W for this package. Exceeding the maximum allowable power dissipation will result in excessive die
temperature and the regulator will go into thermal shutdown mode.
JA
is
191
°
C/W
for SOT-23-5, and is
59
°
C/W
for the -pin DFN. A part mounted on a PC board will deliver improved thermal performance based upon copper
surface area.
Note 2:
Output voltage temperature coefficient is defined as the worst case voltage change divided by the total
temperature range.
Note 3:
Regulation is measured at constant junction temperature using low duty cycle pulse testing. Changes in
output voltage due to heating effects are covered by the thermal regulation specification.
Note 4:
Dropout-voltage is defined as the input to output differential at which the output voltage drops 2% below its
nominal value measured at V differential.
Note 5:
Ground pin current is the regulator quiescent current. The total current drawn from the supply is the sum of
the load current plus the ground pin current.
Note 6:
Output noise voltage is defined within a certain bandwidth, namely 0Hz < BW < 00kHz. An external
bypass cap (0nF) from reference output (BYP pin) to ground significantly reduces noise at output.
Note 7:
Thermal regulation is defined as the change in output voltage at a time “t” after a change in power
dissipation is applied, excluding load and line regulation effects. Specifications are for a 300mA load pulse at V
IN
=
6V for t = ms.
Note 8:
The wake-up time (T
WU
) is defined as the time it takes for the output to start rising after enable is brought
high.
Note 9:
The total turn-on time is called the settling time (T
S
), which is defined as the condition when both the
output and the bypass node are within 2% of their fully enabled values when released from shutdown.
Note 10:
For output voltage versions requiring VIN to be lower than 4V, timing (T
ON
& T
OFF
) increases slightly.
FUNCTIONAL DIAGRAM
VIN
EN
bandgap .25V
reference
V
OUT
V
IN
EN
bandgap .25V
reference
V
OUT
R
BYP
current limit
&
thermal shutdown
GND
Cbyp
(optional)
ADJ
current limit
&
thermal shutdown
GND
R2
Low Noise Fixed Regulator - 5 Pin
Low Noise Adjustable Regulator - 5 Pin
Date: 2/4/06
Date: 2//05
SP6203/SP6205 Low Noise, 300 and 500mA CMOS LDO Regulators
SP6203/6205 Low Noise, 300 and 500mA CMOS LDO Regulators
3
3
© Copyright 2006 Sipex Corporation
© Copyright 2005 Sipex Corporation
PIN DESCRIPTION
5 PIN OPTION
PIN NUMBER
2
3
4 (Fixed)
NAME
V
IN
GND
EN
BYP
FUNCTION
Power Supply Input
Ground Terminal
Enable/Shutdown (Logic high = enable, logic
low = shutdown)
Reference bypass input for ultra-quiet operation.
Connecting a 0nF cap on this pin reduces
output noise.
Adjustable (Input): Adjustable regulator feed-
back input. Connect to a resistive voltage-
divider network.
Regulator Output Voltage
4 (adj.)
ADJ
5
V
OUT
PINOUT 5 PIN SOT-23
EN GND V
IN
2
1
3
EN GND V
IN
3
2
1
SIPEX
4
BYP
5
V
OUT
4
SIPEX
5
V
OUT
ADJ
Fixed Voltage Regulator
Adjustable Voltage Regulator
Date: 2/4/06
Date: 2//05
SP6203/SP6205 Low Low Noise, 300 and 500mA CMOS LDO Regulators
SP6203/6205 Noise, 300 and 500mA CMOS LDO Regulators
© Copyright 2006 Sipex Corporation
© Copyright 2005 Sipex Corporation
4
4
PIN DESCRIPTION
8 PIN OPTION
PIN DFN
PIN NUMBER
(fixed)
(Adj)
PIN CONFIGURATION
NAME
V
OUT
ADJ
FUNCTION
Regulator Output Voltage. Connect to Pin
V
OUT.
Adjustable (Input): Adjustable regulator feed-
back input. Connect to a resistive voltage-
divider network.
Reference bypass input for ultra-quiet operation.
Connecting a 0nF cap on this pin reduces
output noise.
No Connect
Ground
Enable/Shutdown (Logic high = enable, logic
low = shutdown)
Power Supply Input
No Connect
No Connect
Regulator Output VoltageA
PINOUT 8 PIN DFN
2(fixed)
BYP
2(Adj)
3
4
5
6
NC
GND
EN
V
IN
NC
NC
V
OUT
FIXED
V
OUT
BYP
GND
EN
2
3
4
ADJUSTABLE
V
OUT
6
NC
NC
V
IN
SP6203
SP6205
8 Pin DFN
ADJ
NC
GND
EN
2
3
4
SP6203
SP6205
8 Pin DFN
6
5
VOUT
NC
NC
VIN
5
Date: 2//05
Date: 2/4/06
SP6203/6205 Low Noise, 300 and 500mA CMOS LDO Regulators
SP6203/SP6205 Low Noise, 300 and 500mA CMOS LDO Regulators
5
5
© Copyright 2005 Sipex Corporation
© Copyright 2006 Sipex Corporation