首页 > 器件类别 > 逻辑 > 逻辑

SSLDL-LVQ-40J

Active Delay Line, 1-Func, 1-Tap, True Output, Hybrid, J LEAD, MODULE-8/4

器件类别:逻辑    逻辑   

厂商名称:Engineered Components Co

下载文档
器件参数
参数名称
属性值
零件包装代码
SOIC
包装说明
SOJ, SMDIP4/8,.4
针数
4
Reach Compliance Code
unknown
JESD-30 代码
R-XDSO-J4
长度
12.7 mm
逻辑集成电路类型
ACTIVE DELAY LINE
功能数量
1
抽头/阶步数
1
端子数量
4
最高工作温度
85 °C
最低工作温度
-40 °C
输出极性
TRUE
封装主体材料
UNSPECIFIED
封装代码
SOJ
封装等效代码
SMDIP4/8,.4
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
电源
3/3.3 V
可编程延迟线
NO
Prop。Delay @ Nom-Sup
41.5 ns
认证状态
Not Qualified
座面最大高度
8.255 mm
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
2.7 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
技术
HYBRID
温度等级
INDUSTRIAL
端子形式
J BEND
端子节距
2.54 mm
端子位置
DUAL
总延迟标称(td)
40 ns
宽度
9.525 mm
Base Number Matches
1
文档预览
T2L LV CMOS input and output
Delay stable and precise
8-pin Space Saver package
Leads - thru-hole, J, Gull Wing or Tucked
Available in delays from 6 to 150ns
Fast rise time on output
12mA output drive capability
Delay time is measured at the +1.5V level on the leading edge.
Output is capable of driving ±12mA. Temperature coefficient
of delay is approximately +1200 ppm/
o
C over the operating
temperature range of -40 to +85
o
C.
These modules accept either logic "1" or logic "0" inputs and
reproduce the logic at the output without inversion. The delay
modules are intended primarily for use with positive going
pulses and are calibrated to the tolerances shown in the table
on rising edge delay; where best accuracy is desired in appli-
cations using falling edge timing, it is recommended that a
special unit be calibrated for the specific application.
These LVQ "Space Saver Series" modules are packaged in
an 8-pin housing, molded of flame-proof Diallyl Phthalate per
MIL-M-14, Type SDG-F, and are fully encapsulated in epoxy
resin. Thru-hole, J, Gull Wing or Tucked Lead configurations
are available on these modules (see Part Number Table note
to specify). Leads meet the solderability requirements of MIL-
STD-202, Method 208. Corner standoffs on the housing of the
thru-hole lead version and lead design of the surface mount
versions provide positive standoff from the printed circuit
board to permit solder-fillet formation and flush cleaning of
solder-flux residues for improved reliability.
Marking consists of manufacturer's name, logo (EC2), part
number, terminal identification and date code of manufacture.
All marking is applied by silk screen process using white epoxy
paint in accordance with MIL-STD-130, to meet the perma-
nency of identification required by MIL-STD-202, Method 215.
design notes
The LVQ "Space Saver Series" Logic Delay Lines developed by
Engineered Components Company have been designed to provide
precise delays with required driving and pick-off circuitry contained
in a single 8-pin package compatible with low voltage (3.3V) & T2L
circuits. These logic delay lines are of hybrid construction utilizing
the proven technologies of active integrated circuitry and of passive
networks utilizing capacitive, inductive and resistive elements. The
MTBF on these modules, when calculated per MIL-HDBK-217 for
a 50
o
C ground fixed environment, is in excess of 4 million hours.
Module design includes compensation for propagation delays and
incorporates internal termination at the output; no additional exter-
nal components are needed to obtain the specified delay.
The SSLDL-LVQ is offered in 37 delays from 6 to 150ns. Delay
tolerances are maintained as shown in the accompanying part
number table, when tested under the "Test Conditions" shown.
BLOCK DIAGRAM IS SHOWN BELOW
Vcc
8
OUTPUT
5
TEST CONDITIONS
1. All measurements are made at 25
o
C.
2. V
cc
supply voltage is maintained at 3.3V DC.
3. All units are tested using a LVQ gate providing a positive input
pulse and one LVQ gate load at the output.
4. Input pulse width used is 100% longer than delay of module
under test; spacing between pulses (falling edge to rising edge)
is three times the pulse width used
.
X
X
INPUT
DRIVER
X
DELAY
LINE
X
OUTPUT
BUFFER
OPERATING SPECIFICATIONS
*
V
cc
supply voltage:
1
INPUT
4
GROUND
............
V
cc
supply current:
Constant "0" or "1"
. . . . . . . . . . . .
1MHz square wave input
. . . . . . . . .
2.7 to 3.6V DC
1µA max.
1mA typical
2V min.; V
cc
max.
Vcc max.; 1µA max.
.8V max.
1µA max.
2.2V min.; Vcc 3.0;
I
OH
-12mA
.4V max. I
OL
+12mA
-40 to +85
o
C
55 to +125
o
C.
MECHANICAL DETAIL IS SHOWN BELOW
Pin No.
8
5
V
OUT
Logic 1 Input:
Voltage
. . . . . . . . . . . . . . . . .
Current
. . . . . . . . . . . . . . . . .
Logic 0 Input:
Voltage
. . . . . . . . . . . . . . . . .
Current
. . . . . . . . . . . . . . . . .
IN
Pin No.
1
C
4
...........
Logic 0 Voltage out:
. . . . . . . . . . .
Operating temperature range:
. . . . . .
Storage temperature:
. . . . . . . . . . .
Logic 1 Voltage out:
*
Delays increase or decrease approximately 2% for a respective
increase or decrease of 10% in supply voltage.
¯
PART NUMBER TABLE
Suffix Part Number with G (for Gull Wing Lead), J (for J
Lead), F (for Thru-hole Lead) or T (for Tucked Lead).
Examples: SSLDL-LVQ-10G (Gull Wing), SSLDL-LVQ-25J
(J Lead), SSLDL-LVQ-70F (Thru-hole Lead) or SSLDL-
LVQ-15T (Tucked Lead).
Thru-hole Lead
DELAYS AND TOLERANCES (in ns)
PART NUMBER
OUTPUT
PART NUMBER
OUTPUT
Gull Wing Lead
J Lead
SSLDL-LVQ-6
SSLDL-LVQ-7
SSLDL-LVQ-8
SSLDL-LVQ-9
SSLDL-LVQ-10
SSLDL-LVQ-11
SSLDL-LVQ-12
SSLDL-LVQ-13
SSLDL-LVQ-14
SSLDL-LVQ-15
SSLDL-LVQ-16
SSLDL-LVQ-17
SSLDL-LVQ-18
SSLDL-LVQ-19
SSLDL-LVQ-20
SSLDL-LVQ-21
SSLDL-LVQ-22
SSLDL-LVQ-23
SSLDL-LVQ-24
6±.5
7±.5
8±.5
9±.5
10±.5
11±.75
12±.75
13±.75
14±.75
15±.75
16±.75
17±.75
18±.75
19±.75
20±.75
21±1
22±1
23±1
24±1
SSLDL-LVQ-25
SSLDL-LVQ-30
SSLDL-LVQ-35
SSLDL-LVQ-40
SSLDL-LVQ-45
SSLDL-LVQ-50
SSLDL-LVQ-55
SSLDL-LVQ-60
SSLDL-LVQ-65
SSLDL-LVQ-70
SSLDL-LVQ-75
SSLDL-LVQ-80
SSLDL-LVQ-85
SSLDL-LVQ-90
SSLDL-LVQ-95
SSLDL-LVQ-100
SSLDL-LVQ-125
SSLDL-LVQ-150
25±1
30±1.5
35±1.5
40±1.5
45±2
50±2
55±2
60±2
65±2.5
70±2.5
75±2.5
80±2.5
85±3
90±3
95±3
100±3
125±4
150±4.5
Tucked Lead
All modules can be operated with a minimum input pulse width of
100% of full delay or 15ns whichever is greater and pulse period
approaching square wave; since delay accuracies may be some-
what degraded, it is suggested that the module be evaluated under
the intended specific operating conditions.
Special modules can be
readily manufactured to improve accuracies and/or provide cus-
tomer specified random delay times for specific applications.
Catalog No. C/030797R1
查看更多>
单片机IO口高低电平电压
大家好! 我现在有一个单片机和两个6N136光耦。需要单片机输出经过一个光耦,经过驱动电路驱动电磁阀...
海洋dz 嵌入式系统
关于VHDL语法
是这样,我原来用的芯片是Spartan-3AN 系列的XC3S700AN,现在换成了Spar...
dj狂人 FPGA/CPLD
正弦波发生器的毕业论问谁做过?
请问有人做过正弦波发生器的设计的毕业论文吗?可以发给小弟看下吗? 我邮箱是 cyp10951061@...
10951061 DSP 与 ARM 处理器
2009年全国大学生电子设计竞赛模板.doc
2009年全国大学生电子设计竞赛模板.doc 2009年全国大学生电子设计竞赛模板.doc 这个还要...
Rick37 电源技术
建议学电子的都看一下这本书---发明者电子设计宝典
内容简介: 书的目的在于解释电子学中很多经常被误解的或者是很少提及的概念,例如电容中的电流位移,...
tiankai001 单片机
编程和可配置工具开始决定微控制器的选择
今天半导体工艺几何尺寸的不断减小正在改变微控制器的经济学。新的嵌入式设计开发工具成本快速增长,但微...
feifei 工控电子
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消