首页 > 器件类别 > 存储 > 存储

U632H16BD1C45G1

2KX8 NON-VOLATILE SRAM, 45ns, PDIP28, 0.600 INCH, LEAD FREE, PLASTIC, DIP-28

器件类别:存储    存储   

厂商名称:Cypress(赛普拉斯)

器件标准:  

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
Cypress(赛普拉斯)
零件包装代码
DIP
包装说明
DIP, DIP28,.6
针数
28
Reach Compliance Code
unknown
ECCN代码
EAR99
最长访问时间
45 ns
JESD-30 代码
R-PDIP-T28
JESD-609代码
e3
长度
37.1 mm
内存密度
16384 bit
内存集成电路类型
NON-VOLATILE SRAM
内存宽度
8
功能数量
1
端子数量
28
字数
2048 words
字数代码
2000
工作模式
ASYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
2KX8
封装主体材料
PLASTIC/EPOXY
封装代码
DIP
封装等效代码
DIP28,.6
封装形状
RECTANGULAR
封装形式
IN-LINE
并行/串行
PARALLEL
峰值回流温度(摄氏度)
NOT SPECIFIED
电源
5 V
认证状态
Not Qualified
座面最大高度
5.1 mm
最大待机电流
0.003 A
最大压摆率
0.075 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
NO
技术
CMOS
温度等级
COMMERCIAL
端子面层
Matte Tin (Sn)
端子形式
THROUGH-HOLE
端子节距
2.54 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
15.24 mm
文档预览
U632H16
PowerStore
2K x 8 nvSRAM
Features
!
High-performance CMOS non-
!
!
!
!
!
Packages: PDIP28 (300 mil)
!
!
!
!
!
!
!
!
!
!
!
volatile static RAM 2048 x 8 bits
25, 35 and 45 ns Access Times
12, 20 and 25 ns Output Enable
Access Times
I
CC
= 15 mA at 200 ns Cycle
Time
Automatic STORE to EEPROM
on Power Down using external
capacitor
Hardware or Software initiated
STORE
(STORE Cycle Time < 10 ms)
Automatic STORE Timing
10
5
STORE cycles to EEPROM
10 years data retention in
EEPROM
Automatic RECALL on Power Up
Software RECALL Initiation
(RECALL Cycle Time < 20
µs)
Unlimited RECALL cycles from
EEPROM
Single 5 V
±
10 % Operation
Operating temperature ranges:
0 to 70
°C
-40 to 85
°C
QS 9000 Quality Standard
ESD characterization according
MIL STD 883C M3015.7-HBM
(classification see IC Code
Numers)
PDIP28 (600 mi)
SOP28 (300 mil)
Description
The U632H16 has two separate
modes of operation: SRAM mode
and nonvolatile mode. In SRAM
mode, the memory operates as an
ordinary static RAM. In nonvolatile
operation, data is transferred in
parallel from SRAM to EEPROM or
from EEPROM to SRAM. In this
mode SRAM functions are disab-
led.
The U632H16 is a fast static RAM
(25, 35, 45 ns), with a nonvolatile
electrically
erasable
PROM
(EEPROM) element incorporated
in each static memory cell. The
SRAM can be read and written an
unlimited number of times, while
independent nonvolatile data resi-
des in EEPROM. Data transfers
from the SRAM to the EEPROM
(the STORE operation) take place
automatically upon power down
using charge stored in an external
100 µF capacitor. Transfers from
the EEPROM to the SRAM (the
Pin Description
RECALL operation) take place
automatically on power up. The
U632H16 combines the high per-
formance and ease of use of a fast
SRAM with nonvolatile data inte-
grity.
STORE cycles also may be initia-
ted under user control via a soft-
ware sequence or via a single pin
(HSB).
Once a STORE cycle is initiated,
further input or output are disabled
until the cycle is completed.
Because a sequence of addresses
is used for STORE initiation, it is
important that no other read or
write accesses intervene in the
sequence or the sequence will be
aborted.
RECALL cycles may also be initia-
ted by a software sequence.
Internally, RECALL is a two step
procedure. First, the SRAM data is
cleared and second, the nonvola-
tile information is transferred into
the SRAM cells.
The RECALL operation in no way
alters the data in the EEPROM
cells. The nonvolatile data can be
recalled an unlimited number of
times.
Pin Configuration
VCAP
n.c.
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
VCCX
W
HSB
A8
A9
n.c.
G
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
Signal Name
A0 - A10
DQ0 - DQ7
E
G
W
VCCX
VSS
VCAP
HSB
Signal Description
Address Inputs
Data In/Out
Chip Enable
Output Enable
Write Enable
Power Supply Voltage
Ground
Capacitor
Hardware Controlled Store/Busy
PDIP
22
SOP
21
20
19
18
17
16
15
Top View
April 20, 2004
1
U632H16
Block Diagram
EEPROM Array
32 x (64 x 8)
STORE
Row Decoder
A5
A6
A7
A8
A9
SRAM
Array
32 Rows x
64 x 8 Columns
Store/
Recall
Control
V
CCX
V
SS
V
CAP
Power
Control
RECALL
V
CCX
V
CAP
HSB
DQ0
DQ1
Input Buffers
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
Column I/O
Column Decoder
Software
Detect
A0 - A10
A0 A1 A2 A3 A4 A10
G
E
W
Truth Table for SRAM Operations
Operating Mode
Standby/not selected
Internal Read
Read
Write
*
H or L
Characteristics
All voltages are referenced to V
SS
= 0 V (ground).
All characteristics are valid in the power supply voltage range and in the operating temperature range specified.
Dynamic measurements are based on a rise and fall time of
5 ns, measured between 10 % and 90 % of V
I
, as well as input levels of V
IL
= 0 V
and V
IH
= 3 V. The timing reference level of all input and outputsignals is 1.5 V, with the exception of the t
dis
-times and t
en
-times, in which cases
transition is measured
±
200 mV from steady-state voltage.
E
H
L
L
L
HSB
H
H
H
H
W
*
G
*
DQ0 - DQ7
High-Z
High-Z
Data Outputs Low-Z
Data Inputs High-Z
H
H
L
H
L
*
Absolute Maximum Ratings
a
Power Supply Voltage
Input Voltage
Output Voltage
Power Dissipation
Operating Temperature
Storage Temperature
a:
Symbol
V
CC
V
I
V
O
P
D
Min.
-0.5
-0.3
-0.3
Max.
7
V
CC
+0.5
V
CC
+0.5
1
Unit
V
V
V
W
°C
°C
°C
C-Type
K-Type
T
a
T
stg
0
-40
-65
70
85
150
Stresses greater than those listed under „Absolute Maximum Ratings“ may cause permanent damage to the device. This is a stress
rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is
not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2
April 20, 2004
U632H16
Recommended
Operating Conditions
Power Supply Voltage
b
Input Low Voltage
Input High Voltage
Symbol
V
CC
V
IL
V
IH
-2 V at Pulse Width
10 ns permitted
Conditions
Min.
4.5
-0.3
2.2
Max.
5.5
0.8
V
CC
+0.3
Unit
V
V
V
C-Type
DC Characteristics
Operating Supply Current
c
Symbol
I
CC1
V
CC
V
IL
V
IH
t
c
t
c
t
c
Average Supply Current during
STORE
c
I
CC2
V
CC
E
W
V
IL
V
IH
V
CC
V
IL
V
IH
V
CC
E
t
c
t
c
t
c
Operating Supply Current
at t
cR
= 200 ns
c
(Cycling CMOS Input Levels)
Standby Supply Current
d
(Stable CMOS Input Levels)
I
CC3
V
CC
W
V
IL
V
IH
V
CC
E
V
IL
V
IH
Conditions
Min.
= 5.5 V
= 0.8 V
= 2.2 V
= 25 ns
= 35 ns
= 45 ns
= 5.5 V
0.2 V
V
CC
-0.2 V
0.2 V
V
CC
-0.2 V
= 4.5 V
= 0.2 V
V
CC
-0.2 V
= 5.5 V
= V
IH
= 25 ns
= 35 ns
= 45 ns
= 5.5 V
V
CC
-0.2 V
0.2 V
V
CC
-0.2 V
= 5.5 V
V
CC
-0.2 V
0.2 V
V
CC
-0.2 V
30
23
20
15
90
80
75
6
Max.
K-Type
Unit
Min.
Max.
95
85
80
7
mA
mA
mA
mA
Average Supply Current during
PowerStore
Cycle
Standby Supply Current
d
(Cycling TTL Input Levels)
I
CC4
4
4
mA
I
CC(SB)1
34
27
23
15
mA
mA
mA
mA
I
CC(SB)
3
3
mA
b: V
CC
reference levels throughout this datasheet refer to V
CCX
if that is where the power supply connection is made, or V
CAP
if V
CCX
is con-
nected to ground.
c: I
CC1
and I
CC3
are depedent on output loading and cycle rate. The specified values are obtained with outputs unloaded.
The current I
CC1
is measured for WRITE/READ - ratio of 1/2.
I
CC2
is the average current required for the duration of the STORE cycle (STORE Cycle Time).
d: Bringing E
V
IH
will not produce standby current levels until any nonvolatile cycle in progress has timed out. See MODE SELECTION
table.The current I
CC(SB)1
is measured for WRITE/READ - ratio of 1/2.
April 20, 2004
3
U632H16
C-Type
DC Characteristics
Symbol
V
CC
I
OH
I
OL
V
CC
V
OH
V
OL
V
CC
High
Low
Output Leakage Current
High at Three-State- Output
Low at Three-State- Output
I
OHZ
I
OLZ
I
IH
I
IL
V
IH
V
IL
V
CC
V
OH
V
OL
Conditions
Min.
Output High Voltage
Output Low Voltage
Output High Current
Output Low Current
Input Leakage Current
V
OH
V
OL
I
OH
I
OL
= 4.5 V
=-4 mA
= 8 mA
= 4.5 V
= 2.4 V
= 0.4 V
= 5.5 V
= 5.5 V
= 0V
= 5.5 V
= 5.5 V
= 0V
1
-1
1
-1
2.4
0.4
-4
8
Max.
K-Type
Unit
Min.
2.4
0.4
-4
8
Max.
V
V
mA
mA
1
-1
µA
µA
1
-1
µA
µA
SRAM Memory Operations
Symbol
Alt.
t
AVAV
t
AVQV
t
ELQV
t
GLQV
t
EHQZ
t
GHQZ
t
ELQX
t
GLQX
t
AXQX
t
ELICCH
t
EHICCL
IEC
t
cR
t
a(A)
t
a(E)
t
a(G)
t
dis(E)
t
dis(G)
t
en(E)
t
en(G)
t
v(A)
t
PU
t
PD
5
0
3
0
25
25
35
45
Unit
Min. Max. Min. Max. Min. Max.
25
25
25
12
13
13
5
0
3
0
35
35
35
35
20
17
17
5
0
3
0
45
45
45
45
25
20
20
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Switching Characteristics
No.
Read Cycle
1
2
3
4
5
6
7
8
9
Read Cycle Time
f
Address Access Time to Data Valid
g
Chip Enable Access Time to Data Valid
Output Enable Access Time to Data Valid
E HIGH to Output in High-Z
h
G HIGH to Output in High-Z
h
E LOW to Output in Low-Z
G LOW to Output in Low-Z
Output Hold Time after Address Change
10 Chip Enable to Power Active
e
11 Chip Disable to Power Standby
d, e
e:
f:
g:
h:
Parameter guaranteed but not tested.
Device is continuously selected with E and G both LOW.
Address valid prior to or coincident with E transition LOW.
Measured
±
200 mV from steady state output voltage.
4
April 20, 2004
U632H16
Read Cycle 1: Ai-controlled (during Read cycle: E = G = V
IL
, W = V
IH
)
f
t
cR
(1)
Ai
DQi
Output
Previos Data Valid
t
v(A)
(9)
Address Valid
t
a(A
)
(2)
Output Data Valid
Read Cycle 2: G-, E-controlled (during Read cycle: W = V
IH
)
g
t
cR
(1)
Ai
E
G
DQi
Output
High Impedance
ACTIVE
STANDBY
t
PU
(10)
Address Valid
t
a(A)
(2)
t
a(E)
(3)
t
en(E)
(7)
t
en(G)
(8)
t
a(G)
(4)
t
PD
(11)
t
dis(E)
(5)
t
dis(G)
(6)
Output Data Valid
I
CC
Switching Characteristics
No.
Write Cycle
12 Write Cycle Time
13 Write Pulse Width
14 Write Pulse Width Setup Time
15 Address Setup Time
16 Address Valid to End of Write
17 Chip Enable Setup Time
18 Chip Enable to End of Write
19 Data Setup Time to End of Write
20 Data Hold Time after End of Write
21 Address Hold after End of Write
22 W LOW to Output in High-Z
h, i
23 W HIGH to Output in Low-Z
Symbol
Alt. #1
t
AVAV
t
WLWH
t
WLEH
t
AVWL
t
AVWH
t
ELWH
t
ELEH
t
DVWH
t
WHDX
t
WHAX
t
WLQZ
t
WHQX
t
DVEH
t
EHDX
t
EHAX
t
AVEL
t
AVEH
Alt. #2
t
AVAV
IEC
t
cW
t
w(W)
t
su(W)
t
su(A)
t
su(A-WH)
t
su(E)
t
w(E)
t
su(D)
t
h(D)
t
h(A)
t
dis(W)
t
en(W)
5
25
35
45
Unit
Min. Max. Min. Max. Min. Max.
25
20
20
0
20
20
20
12
0
0
10
5
35
30
30
0
30
30
30
18
0
0
13
5
45
35
35
0
35
35
35
20
0
0
15
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
April 20, 2004
5
查看更多>
【DIY冰墩墩】+带NFC功能的冰墩墩
《 带 NFC 功能的冰墩墩》 作品创意简介 : 在论坛里看到了创意 DI...
Newhor DIY/开源硬件专区
modelsim仿真Lattice的FIFO IP核出现的问题
使用Lattice的ispLever软件,利用其IPexpress工具做了一个异步FIFO,并在顶层...
二十七划 FPGA/CPLD
ISP、IAP、ICP、JTAG、SWD的编程特点
分享从致远电子看到的一个有用的小经验 电子工程师都知道,半导体技术发展迅猛,带动了各种...
赵玉田 综合技术交流
lm3s9b92 usb问题
使用usb_dev_mouse例子,模拟鼠标与PC通信 在主程序里使用了一个移动鼠标的函数MoveH...
jinglin 微控制器 MCU
陶瓷电路板pcb基材价格高也是有理由的,斯利通分析
有句话说的好,贵在价值!大家都知道PCB材料如树脂PCB、金属PCB、陶瓷PCB,其中树脂的最便宜,...
slt12345645 PCB设计
USB单片机CH554/559实用例程代码
各位网友大家好,近期有之前参加论坛活动的网友以及对CH554系列USB单片机感兴趣的朋友,都...
沁恒USB单片机 51单片机
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消