UL635H256
Low Voltage
PowerStore
32K x 8 nvSRAM
Features
F
High-performance CMOS non-
F
F
F
F
Description
The UL635H256 has two separate
modes of operation: SRAM mode
and nonvolatile mode. In SRAM
mode, the memory operates as an
ordinary static RAM. In nonvolatile
operation, data is transferred in
parallel from SRAM to EEPROM or
from EEPROM to SRAM. In this
mode SRAM functions are disab-
led.
The UL635H256 is a fast static
RAM (35, 45 and 55 ns), with a
nonvolatile electrically erasable
PROM (EEPROM) element incor-
porated in each static memory cell.
The SRAM can be read and written
an unlimited number of times, while
independent nonvolatile data resi-
des in EEPROM. Data transfers
from the SRAM to the EEPROM
(the STORE operation) take place
automatically upon power down
using charge stored in system
capacitance. Transfers from the
EEPROM to the SRAM (the
RECALL operation) take place
automatically on powerup.
The UL635H256 combines the
high performance and ease of use
of a fast SRAM with nonvolatile
data integrity.
STORE cycles also may be initia-
ted under user control via a soft-
ware sequence.
Once a STORE cycle is initiated,
further input or output are disabled
until the cycle is completed.
Because a sequence of addresses
is used for STORE initiation, it is
important that no other read or
write accesses intervene in the
sequence or the sequence will be
aborted.
RECALL cycles may also be initia-
ted by a software sequence.
Internally, RECALL is a two step
procedure. First, the SRAM data is
cleared and second, the nonvola-
tile information is transferred into
the SRAM cells.
The RECALL operation in no way
alters the data in the EEPROM
cells. The nonvolatile data can be
recalled an unlimited number of
times.
F
F
F
F
F
F
F
F
F
F
F
F
volatile static RAM 32768 x 8 bits
35, 45 and 55 ns Access Times
15, 20 and 25 ns Output Enable
Access Times
I
CC
= 8 mA at 200 ns Cycle Time
Automatic STORE to EEPROM
on Power Down using system
capacitance
Software initiated STORE
Automatic STORE Timing
10
5
STORE cycles to EEPROM
10 years data retention in
EEPROM
Automatic RECALL on Power Up
Software RECALL Initiation
Unlimited RECALL cycles from
EEPROM
Wide voltage range: 2.7 ... 3.6 V
(3.0 ... 3.6 V for 35 ns type)
Operating temperature range:
0 to 70 °C
-40 to 85 °C (only 45 and 55 ns)
CECC 90000 Quality Standard
ESD protection > 2000 V
(MIL STD 883C M3015.7-HBM)
Packages: SOP28 (330 mil)
TSOP32 (Type I)
Pin Configuration
Pin Description
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
SOP
28
27
26
25
24
23
22
21
20
19
18
17
16
15
VCC
W
A13
A8
A9
A11
G
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
G
A11
A9
A8
A13
W
n. c.
VCC
n. c.
A14
A12
A7
A6
A5
A4
A3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
TSOP
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
n.c.
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
VSS
DQ2
DQ1
DQ0
A0
A1
A2
n.c.
Signal Name
A0 - A14
DQ0 - DQ7
E
G
W
VCC
VSS
Signal Description
Address Inputs
Data In/Out
Chip Enable
Output Enable
Write Enable
Power Supply Voltage
Ground
Top View
Top View
September 25, 2002
1
UL635H256
Block Diagram
EEPROM Array
512 x (64 x 8)
A5
A6
A7
A8
A9
A11
A12
A13
A14
DQ0
DQ1
Input Buffers
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
E
W
STORE
Row Decoder
SRAM
Array
512 Rows x
64 x 8 Columns
Store/
Recall
Control
V
CC
V
SS
Power
Control
RECALL
V
CC
Column I/O
Column Decoder
Software
Detect
A0 - A13
A0 A1 A2 A3 A4 A10
G
Truth Table for SRAM Operations
Operating Mode
Standby/not selected
Internal Read
Read
Write
*
H or L
Characteristics
All voltages are referenced to V
SS
= 0 V (ground).
All characteristics are valid in the power supply voltage range and in the operating temperature range specified.
Dynamic measurements are based on a rise and fall time of
≤
5 ns, measured between 10 % and 90 % of V
I
, as well as
input levels of V
IL
= 0 V and V
IH
= 3 V. The timing reference level of all input and output signals is 1.5 V,
with the exception of the t
dis
-times and t
en
-times, in which cases transition is measured
±
200 mV from steady-state voltage.
E
H
L
L
L
W
*
G
*
DQ0 - DQ7
High-Z
High-Z
Data Outputs Low-Z
Data Inputs High-Z
H
H
L
H
L
*
Absolute Maximum Ratings
a
Power Supply Voltage
Input Voltage
Output Voltage
Power Dissipation
Operating Temperature
Storage Temperature
a:
Symbol
V
CC
V
I
V
O
P
D
Min.
-0.5
-0.3
-0.3
Max.
4.6
V
CC
+0.5
V
CC
+0.5
1
Unit
V
V
V
W
°C
°C
°C
C-Type
K-Type
T
a
T
stg
0
-40
-65
70
85
150
Stresses greater than those listed under „Absolute Maximum Ratings“ may cause permanent damage to the device. This is a stress
rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is
not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2
September 25, 2002
UL635H256
Recommended
Operating Conditions
Power Supply Voltage
Symbol
V
CC
Conditions
t
c
= 35 ns
t
c
= 45 / 55 ns
-2 V at Pulse Width
10 ns permitted
Min.
3.0
2.7
-0.3
2.2
Max.
3.6
3.6
0.8
V
CC
+0.3
Unit
V
V
V
V
Input Low Voltage
Input High Voltage
V
IL
V
IH
C-Type
DC Characteristics
Operating Supply Current
b
Symbol
Conditions
Min.
I
CC1
V
CC
V
IL
V
IH
t
c
t
c
t
c
Average Supply Current during
c
STORE
I
CC2
V
CC
E
W
V
IL
V
IH
V
CC
W
V
IL
V
IH
V
CC
V
IL
V
IH
V
CC
E
t
c
t
c
t
c
Standby Supply Curent
d
(Stable CMOS Input Levels)
I
CC(SB)
V
CC
E
V
IL
V
IH
= 3.6 V
= 0.8 V
= 2.2 V
= 35 ns
= 45 ns
= 55 ns
= 3.6 V
≤
0.2 V
≥
V
CC
-0.2 V
≤
0.2 V
≥
V
CC
-0.2 V
= 3.6 V
≥
V
CC
-0.2 V
≤
0.2 V
≥
V
CC
-0.2 V
= V
CCmin
= 0.2 V
≥
V
CC
-0.2 V
= 3.6 V
= V
IH
= 35 ns
= 45 ns
= 55 ns
= 3.6 V
≥
V
CC
-0.2 V
≤
0.2 V
≥
V
CC
-0.2 V
11
9
8
1
45
35
30
3
Max.
K-Type
Unit
Min.
Max.
-
37
32
4
mA
mA
mA
mA
Operating Supply Current
b
at t
cR
= 200 ns
(Cycling CMOS Input Levels)
Average Supply Current during
c
PowerStore
Cycle
Standby Supply Current
d
(Cycling TTL Input Levels)
I
CC3
10
11
mA
I
CC4
2
2
mA
I
CC(SB)1
-
10
9
1
mA
mA
mA
mA
b: I
CC1
and I
CC3
are depedent on output loading and cycle rate. The specified values are obtained with outputs unloaded.
The current I
CC1
is measured for WRITE/READ - ratio of 1/2.
c: I
CC2
and I
CC4
are the average currents required for the duration of the respective STORE cycles.
d: Bringing E
≥
V
IH
will not produce standby current levels until any nonvolatile cycle in progress has timed out. See MODE SELECTION
table. The current I
CC(SB)1
is measured for WRITE/READ - ratio of 1/2.
September 25, 2002
3
UL635H256
C-Type
DC Characteristics
Symbol
Conditions
Min.
V
CC
I
OH
I
OL
V
CC
V
OH
V
OL
V
CC
High
Low
Output Leakage Current
High at Three-State- Output
Low at Three-State- Output
I
OHZ
I
OLZ
I
IH
I
IL
V
IH
V
IL
V
CC
V
OH
V
OL
= V
CC
min
=-2 mA
= 2 mA
= V
CC
min
= 2.4 V
= 0.4 V
= 3.6 V
= 3.6 V
= 0V
= 3.6 V
= 3.6 V
= 0V
1
-1
-1
1
µA
µA
1
-1
-1
1
µA
µA
Max.
Min.
Max.
K-Type
Unit
Output High Voltage
Output Low Voltage
Output High Current
Output Low Current
Input Leakage Current
V
OH
V
OL
I
OH
I
OL
2.4
0.4
-2
2
2.4
0.4
-2
2
V
V
mA
mA
SRAM Memory Operations
Switching Characteristics
No.
Read Cycle
1
2
3
4
5
6
7
8
9
Read Cycle Time
f
Address Access Time to Data Valid
g
Chip Enable Access Time to Data Valid
Output Enable Access Time to Data
Valid
E HIGH to Output in High-Z
h
G HIGH to Output in High-Z
h
E LOW to Output in Low-Z
G LOW to Output in Low-Z
Output Hold Time after Address Change
Symbol
Alt.
t
AVAV
t
AVQV
t
ELQV
t
GLQV
t
EHQZ
t
GHQZ
t
ELQX
t
GLQX
t
AXQX
t
ELICCH
t
EHICCL
IEC
t
cR
t
a(A)
t
a(E)
t
a(G)
t
dis(E)
t
dis(G)
t
en(E)
t
en(G)
t
v(A)
t
PU
t
PD
5
0
3
0
35
45
55
Unit
Min. Max. Min. Max. Min. Max.
35
35
35
15
13
13
5
0
3
0
35
45
45
45
45
20
15
15
5
0
3
0
55
55
55
55
25
20
20
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
10 Chip Enable to Power Active
e
11 Chip Disable to Power Standby
d, e
e:
f:
g:
h:
Parameter guaranteed but not tested.
Device is continuously selected with E and G both Low.
Address valid prior to or coincident with E transition LOW.
Measured
±
200 mV from steady state output voltage.
4
September 25, 2002
UL635H256
Read Cycle 1: Ai-controlled (during Read cycle: E = G = V
IL
, W = V
IH
)
f
t
cR
(1)
Ai
DQi
Output
Previous Data Valid
t
v(A)
(9)
Address Valid
t
a(A)
(2)
Output Data Valid
Read Cycle 2: G-, E-controlled (during Read cycle: W = V
IH
)
g
t
cR
(1)
Ai
E
G
DQi
Output
High Impedance
Address Valid
t
a(A)
(2)
t
a(E)
(3)
t
en(E)
(7)
t
a(G)
(4)
t
en(G)
(8)
t
PU
(10)
ACTIVE
STANDBY
t
PD
t
dis(E)
(5)
(11)
t
dis(G)
(6)
Output Data Valid
I
CC
Switching Characteristics
No.
Write Cycle
12 Write Cycle Time
13 Write Pulse Width
14 Write Pulse Width Setup Time
15 Address Setup Time
16 Address Valid to End of Write
17 Chip Enable Setup Time
18 Chip Enable to End of Write
19 Data Setup Time to End of Write
20 Data Hold Time after End of Write
21 Address Hold after End of Write
22 W LOW to Output in High-Z
h, i
23 W HIGH to Output in Low-Z
Symbol
Alt. #1 Alt. #2
t
AVAV
t
WLWH
t
WLEH
t
AVWL
t
AVWH
t
ELWH
t
ELEH
t
DVWH
t
WHDX
t
WHAX
t
WLQZ
t
WHQX
t
DVEH
t
EHDX
t
EHAX
t
AVEL
t
AVEH
t
AVAV
IEC
t
cW
t
w(W)
t
su(W)
t
su(A)
t
su(A-WH)
t
su(E)
t
w(E)
t
su(D)
t
h(D)
t
h(A)
t
dis(W)
t
en(W)
5
35
Min.
45
55
Unit
Max.
Min. Max. Min. Max.
35
25
25
0
25
25
25
12
0
0
13
45
30
30
0
30
30
30
15
0
0
15
5
55
40
40
0
40
40
40
20
0
0
20
5
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
September 25, 2002
5