首页 > 器件类别 > 无源元件 > 振荡器

VL-821-HAW-SAAN-49M1520000

CMOS Output Clock Oscillator, 1MHz Min, 166MHz Max, 49.152MHz Nom, ROHS COMPLIANT, HERMETIC SEALED, CERAMIC PACKAGE-4

器件类别:无源元件    振荡器   

厂商名称:Vectron International, Inc.

厂商官网:http://www.vectron.com/

器件标准:  

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
Vectron International, Inc.
包装说明
SOLCC4,.1,83
Reach Compliance Code
compliant
其他特性
TRI STATE; ENABLE/DISABLE FUNCTION
最长下降时间
3 ns
频率调整-机械
NO
频率稳定性
100%
JESD-609代码
e4
安装特点
SURFACE MOUNT
端子数量
4
标称工作频率
49.152 MHz
最高工作温度
70 °C
最低工作温度
-10 °C
振荡器类型
CMOS
输出负载
15 pF
封装主体材料
CERAMIC
封装等效代码
SOLCC4,.1,83
物理尺寸
3.2mm x 2.5mm x 1.2mm
认证状态
Not Qualified
最长上升时间
3 ns
最大压摆率
10 mA
最大供电电压
2.75 V
最小供电电压
2.25 V
标称供电电压
2.5 V
表面贴装
YES
最大对称度
55/45 %
端子面层
Gold (Au) - with Nickel (Ni) barrier
文档预览
VL-821
CMOS Crystal Oscillator
Previous Vectron Model VCS3
VL-821
Description
Vectron’s VL-821 Crystal Oscillator (XO) is a quartz stabilized square wave generator with a CMOS output, operating o either a
1.8, 2.5, or 3.3 volt supply. The VL-821 utilizes a high performance, low frequency quartz resonator followed by a custom ASIC to
synthesize the output frequency.
Features
Applications
SONET/SDH/DWDM
Ethernet, GE, SynchE
Storage Area Networking
Digital Video
Broadband Access
Microprocessors/DSP/FPGA
Quick delivery
CMOS Output
3.2mm x 2.5mm x 1.2mm
Output frequencies to 200.00 MHz
Tri-state output for the board test and debug
-10/70°C or -40/85°C operating temperature
Gold over nickel contact pads
Hermetically Sealed SMD Package
Product is compliant to RoHS directive
and fully compatible with lead free assembly
Block Diagram
V
DD
Crystal
Output
Osc
PLL
E/D
Gnd
Page1
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Performance Speci cations
Table 1. Electrical Performance, 3.3V Option
Parameter
Operating Supply Voltage
1
Absolute Maximum Operating Voltage
Supply Current, Output Enabled
<30 MHz
30.01 to 75 MHz
75.01 to 133 MHz
133.01 to 200 MHz
Supply Current, Output Disabled
Frequency
Stability
4
, (Ordering Option)
Outputs
Output Logic Levels
Output Logic High
2
Output Logic Low
2
Output Logic High Drive
Output Logic Low Drive
Output Rise /Fall Time
2
, fo≤10MHz
fo>10MHz
Duty Cycle
3
Output Enable/Disable
5
Output Enable
Output Disable
Internal Pull-Up Resistor
Start-Up Time
Operating Temp, (Ordering Option)
1]
2]
3]
4]
5]
Symbol
V
DD
I
DD
Min
Supply
2.97
-0.05
Typical
3.3
Maximum
3.63
5.0
10
15
20
25
Units
V
V
mA
mA
mA
mA
uA
MHz
ppm
I
DD
Frequency
f
O
1.000
±25, ±50, ±100
15
200.00
V
OH
V
OL
I
OH
I
OL
t
R
/t
F
SYM
0.9*V
DD
0.1*V
DD
8
8
3
2
45
Enable/Disable
50
55
V
V
mA
mA
ns
ns
%
V
IH
V
IL
t
SU
T
OP
0.7*V
DD
0.3V*
DD
100
2
-10/70 or -40/85
V
V
K
ms
°C
A 0.01 uF and a 0.1uF capacitor should be located as close to the supply as possible (to ground). V
DD
supply ramp should be <100 msec
.
Figure 2 de nes these parameters. Figure 1 illustrates the operating conditions under which these parameters are tested and speci ed.
Symmetry is measured de ned as On Time/Period.
Includes calibration tolerance, operating temperature, supply voltage variations, aging and shock and vibration (not under operation).
Output will be enabled if the Enable/Disable is left open. E/D should be powered up after V
DD
.
t
R
I
DD
+
V
DD
4
.1µF
.01µF
1
+
Period
Fig 1: Test Circuit
Fig 2: Waveform
t
F
V
OH
3
2
15pF
50%
V
OL
On Time
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page2
Performance Speci cations
Table 2. Electrical Performance, 2.5V Option
Parameter
Operating Supply Voltage
1
Absolute Maximum Opertaing Voltage
Supply Current, Output Enabled
<30 MHz
30.01 to 75 MHz
75.01 to 166 MHz
Supply Current, Output Disabled
Frequency
Stability
4
,
(Ordering
Option)
Outputs
Output Logic Levels
Output Logic High
2
Output Logic Low
2
Output Logic High Drive
Output Logic Low Drive
Output Rise /Fall Time
2
, fo≤10MHz
fo>10MHz
Duty Cycle
3
Output Enable/Disable
5
Output Enable
Output Disable
Internal Pull-Up Resistor
Start-Up Time
Operating Temp, (Ordering Option)
1]
2]
3]
4]
5]
Symbol
V
DD
I
DD
Min
Supply
2.25
-0.5
Typical
2.5
Maximum
2.75
5
8.0
10.0
15.0
Units
V
V
mA
mA
mA
uA
MHz
ppm
I
DD
Frequency
f
O
1.000
±25, ±50, ±100
15
166.000
V
OH
V
OL
I
OH
I
OL
t
R
/t
F
SYM
0.9*V
DD
0.1*V
DD
8
8
4
3
45
Enable/Disable
50
55
V
V
mA
mA
ns
ns
%
V
V
IH
V
IL
t
SU
T
OP
0.7*V
DD
0.3*V
DD
100
2
-10/70 or -40/85
K
ms
°C
A 0.01 uF and a 0.1uF capacitor should be located as close to the supply as possible (to ground). V
DD
supply ramp should be <100 msec
.
Figure 2 de nes these parameters. Figure 1 illustrates the operating conditions under which these parameters are tested and speci ed.
Symmetry is measured de ned as On Time/Period.
Includes calibration tolerance, operating temperature, supply voltage variations, aging and shock and vibration (not under operation).
Output will be enabled if the Enable/Disable is left open. E/D should be powered up after V
DD
.
t
R
I
DD
+
4
.1µF
.01µF
I
C
V
C
Fig 1: Test Circuit
t
F
V
OH
3
2
15pF
1
+
50%
V
OL
On Time
Period
Fig 2: Waveform
V
DD
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page3
Performance Speci cations
Table 3. Electrical Performance, 1.8V Option
Parameter
Operating Supply Voltage
1
Absolute Maximum Voltage
Supply Current, Output Enabled
<30 MHz
30.01 to 75 MHz
75.01 to 133 MHz
Supply Current, Output Disabled
Frequency
Stability
4
, (Ordering Option)
Outputs
Output Logic Levels
Output Logic High
2
Output Logic Low
2
Output Logic High Drive
Output Logic Low Drive
Output Rise /Fall Time
2,
, fo ≤10MHz
fo>10MHz
Duty Cycle
3
Output Enable/Disable
5
Output Enable
Output Disable
Internal Pull-Up Resistor
Start-Up Time
Operating Temp, (Ordering Option)
1]
2]
3]
4]
5]
Symbol
V
DD
I
DD
Min
Supply
1.62
-0.5
Typical
1.8
Maximum
1.98
3.6
6
8
12
Units
V
V
mA
I
DD
Frequency
f
O
1.000
±25, ±50, ±100
15
133.00
uA
MHz
ppm
V
OH
V
OL
I
OH
I
OL
t
R
/t
F
SYM
0.9*V
DD
0.1*V
DD
8
8
5
4
45
Enable/Disable
50
55
V
V
mA
mA
ns
ns
%
V
IH
V
IL
t
SU
T
OP
0.7*V
DD
0.3*V
DD
100
2
-10/70 or -40/85
V
V
K
ms
°C
A 0.01 uF and a 0.1uF capacitor should be located as close to the supply as possible (to ground). V
DD
supply ramp should be <100 msec
.
Figure 2 de nes these parameters. Figure 1 illustrates the operating conditions under which these parameters are tested and speci ed.
Symmetry is measured de ned as On Time/Period.
Includes calibration tolerance, operating temperature, supply voltage variations, aging and shock and vibration (not under operation).
Output will be enabled if the Enable/Disable is left open. E/D should be powered up after V
DD
.
t
R
I
DD
+
V
DD
4
.1µF
.01µF
I
C
V
C
Fig 1: Test Circuit
t
F
V
OH
3
2
15pF
50%
V
OL
On Time
Period
Fig 2: Waveform
1
+
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page4
Outline Drawing & Pad Layout
FFMFFF
YWW T
Table 4. Pin Out
Pin
1
2
3
4
Symbol
E/D
GND
f
O
Function
Enable Disable
Case and Electrical Ground
Output Frequency
Power Supply Voltage
V
DD
Reliability
VI quali cation includes aging at various extreme temperatures, shock and vibration, temperature cycling, and IR re ow
simulation. The VL-821 family is capable of meeting the following quali cation tests:
Table 5. Environmental Compliance
Parameter
Mechanical Shock
Mechanical Vibration
Temperature Cycle
Solderability
Gross and Fine Leak
Resistance to Solvents
Moisture Sensitivity Level
Conditions
MIL-STD-883, Method 2002
MIL-STD-883, Method 2007
MIL-STD-883, Method 1010
MIL-STD-883, Method 2003
MIL-STD-883, Method 1014
MIL-STD-883, Method 2015
MSL 1
Contact Pads
Gold over Nickel
Typical Characteristics - Phase Noise and Gain Curve
Although ESD protection circuitry has been designed into the VL-821 proper precautions should be taken when handling
and mounting. VI employs a human body model (HBM) and a charged device model (CDM) for ESD susceptibility testing
and design protection evaluation.
Table 6. ESD Ratings
Model
Human Body Model
Charged Device Model
Minimum
1500V
1000V
Conditions
MIL-STD-883, Method 3115
JESD 22-C101
Stresses in excess of the absolute maximum ratings can permanently damage the device. Functional operation is not
implied at these or any other conditions in excess of conditions represented in the operational sections of this datasheet.
Exposure to absolute maximum ratings for extended periods may adversely a ect device reliability. Permanent damage is
also possible if E/D is applied before V
DD
.
Table 7. Absolute Maximum Ratings
Parameter
Storage Temperature
Soldering Temp/Time
Symbol
TS
T
LS
Ratings
-55 to 125
260 / 20
Unit
°C
°C / sec
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page5
查看更多>
请教一个PCB拼板的问题
类似下边这种使用V-CUT的拼板,如果两个板子之间是留距离用2条V-CUT分割,只使用一条V-CU...
littleshrimp PCB设计
滤波器设计相关理论
文件大小: 3014 K 软件等级: ★★★ 软件类别: 国外软件 滤波器设...
fighting 模拟电子
CCS新建工程如何把编译器和IDE安装目录下使用到的文件也拷贝一份到项目文件夹
CCS新建项目工程的时候能不能选择把本项目使用到的CCS安装目录和编译器安装目录下使用到的库文件拷...
DX_E2 模拟与混合信号
【转】LoRaWAN 规范 1.0 (2~4章)
最近在做LoRa, LoRaWAN协议略微复杂,边读边翻译,现在把部分关键的翻译分享给各位做物联网...
lyzhangxiang RF/无线
【STM32WBA52CG】+6 SEQUENCER调度器
【 STM32WBA52CG】+6 ...
damiaa RF/无线
招聘 VxWorks、Linux或WinCE系统开发培训讲师(西安兼职)
本校诚聘VxWorks、Linux或WinCE系统开发培训讲师(西安兼职) 岗位职责: 1. 嵌入式...
weiwei_yang Linux与安卓
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消