首页 > 器件类别 > 嵌入式处理器和控制器 > 微控制器和处理器

W78C52DF

Microcontroller, 8-Bit, MROM, 40MHz, CMOS, PQFP44, QFP-44

器件类别:嵌入式处理器和控制器    微控制器和处理器   

厂商名称:Winbond(华邦电子)

厂商官网:http://www.winbond.com.tw

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
Winbond(华邦电子)
零件包装代码
QFP
包装说明
QFP,
针数
44
Reach Compliance Code
unknown
ECCN代码
3A991.A.2
具有ADC
NO
地址总线宽度
16
位大小
8
最大时钟频率
40 MHz
DAC 通道
NO
DMA 通道
NO
外部数据总线宽度
8
JESD-30 代码
S-PQFP-G44
JESD-609代码
e0
I/O 线路数量
36
端子数量
44
最高工作温度
70 °C
最低工作温度
PWM 通道
NO
封装主体材料
PLASTIC/EPOXY
封装代码
QFP
封装形状
SQUARE
封装形式
FLATPACK
峰值回流温度(摄氏度)
NOT SPECIFIED
认证状态
Not Qualified
ROM可编程性
MROM
速度
40 MHz
最大供电电压
5.5 V
最小供电电压
4.5 V
标称供电电压
5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
TIN LEAD
端子形式
GULL WING
端子位置
QUAD
处于峰值回流温度下的最长时间
NOT SPECIFIED
uPs/uCs/外围集成电路类型
MICROCONTROLLER
文档预览
Preliminary W78C52D
8-BIT MICROCONTROLLER
GENERAL DESCRIPTION
The W78C52D microcontroller supplies a wider frequency and supply voltage range than most 8-bit
microcontrollers on the market. It is compatible with the industry standard 80C52 microcontroller
series. The W78C52D contains four 8-bit bidirectional parallel ports, one extra 4-bit bit-addressable
I/O port (Port 4) and two additional external interrupts (
INT2
, INT3 ), three 16-bit timer/counters, one
watchdog timer and a serial port. These peripherals are supported by a eight-source, two-level
interrupt capability. There are 256 bytes of RAM and an 8K byte mask ROM for application programs.
The W78C52D microcontroller has two power reduction modes, idle mode and power-down mode,
both of which are software selectable. The idle mode turns off the processor clock but allows for
continued peripheral operation. The power-down mode stops the crystal oscillator for minimum power
consumption. The external clock can be stopped at any time and in any state without affecting the
processor.
FEATURES
Fully static design
Supply voltage of 4.5V to 5.5V
DC-40 MHz operation
256 bytes of on-chip scratchpad RAM
8K bytes of on-chip mask ROM
64K bytes program memory address space
64K bytes data memory address space
Four 8-bit bidirectional ports
Three 16-bit timer/counters
One full duplex serial port
Eight
-source, two-level interrupt capability
One extra 4-bit bit-addressable I/O port
Two additional external interrupts
INT2
/ INT3
Watchdog timer
EMI reduction mode
Built-in power management
Code protection
Packages:
DIP 40: W78C52D-24/40
PLCC 44: W78C52DP-24/40
QFP 44: W78C52DF-24/40
-1-
Publication Release Date: December 1998
Revision A1
Preliminary W78C52D
PIN CONFIGURATIONS
40-Pin DIP (W78C52D)
T2, P1.0
T2EX, P1.1
P1.2
P1.3
P1.4
P1.5
P1.6
P1.7
RST
RXD, P3.0
TXD, P3.1
INT0, P3.2
INT1, P3.3
T0, P3.4
T1, P3.5
WR, P3.6
RD, P3.7
XTAL2
XTAL1
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
VDD
P0.0, AD0
P0.1, AD1
P0.2, AD2
P0.3, AD3
P0.4, AD4
P0.5, AD5
P0.6, AD6
P0.7, AD7
EA
ALE
PSEN
P2.7, A15
P2.6, A14
P2.5, A13
P2.4, A12
P2.3, A11
P2.2, A10
P2.1, A9
P2.0, A8
44-Pin PLCC (W78C52DP)
/
T
I
2
A
N
E T T
D
X 2 3
0
, , ,
,
P P P P P P
P
1 1 1 1 1 4 V 0
. . . . . . D .
4 3 2 1 0 2 D 0
44-Pin QFP (W78C52DF)
T
2
E
X
,
P P P P
1 1 1 1
. . . .
4 3 2 1
/
I
A
N
D
T
0
3
,
,
P
P
4 V 0
. D .
2 D 0
A
D
1
,
P
0
.
1
A
D
2
,
P
0
.
2
A
D
3
,
P
0
.
3
A
D
1
,
P
0
.
1
A
D
2
,
P
0
.
2
A
D
3
,
P
0
.
3
P1.5
P1.6
P1.7
RST
RXD, P3.0
INT2, P4.3
TXD, P3.1
INT0, P3.2
INT1, P3.3
T0, P3.4
T1, P3.5
1
2
T
2
,
P
1
.
0
P1.5
P1.6
P1.7
RST
RXD, P3.0
INT2, P4.3
TXD, P3.1
INT0, P3.2
INT1, P3.3
T0, P3.4
T1, P3.5
6 5 4 3 2 1 44 43 42 41 40
7
39
38
8
37
9
36
10
35
11
34
12
33
13
32
14
31
15
30
16
29
17
18 19 20 21 22 23 24 25 26 27 28
P
3
.
6
,
/
W
R
P
3
.
7
,
/
R
D
X
T
A
L
2
X V P P
T S 4 2
A S . .
L
0 0
1
,
A
8
P
2
.
1
,
A
9
P
2
.
2
,
A
1
0
P
2
.
3
,
A
1
1
P
2
.
4
,
A
1
2
P0.4, AD4
P0.5, AD5
P0.6, AD6
P0.7, AD7
EA
P4.1
ALE
PSEN
P2.7, A15
P2.6, A14
P2.5, A13
44 43 42 41 40 39 38 37 36 35 34
33
32
31
3
30
4
29
5
28
6
27
7
26
8
9
25
10
24
23
11
12 13 14 15 16 17 18 19 20 21 22
P
3
.
6
,
/
W
R
P
3
.
7
,
/
R
D
X
T
A
L
2
X V P P P
T S 4 2 2
A S . . .
L
0 0 1
1
, ,
A A
8 9
P
2
.
2
,
A
1
0
P
2
.
3
,
A
1
1
P
2
.
4
,
A
1
2
P0.4, AD4
P0.5, AD5
P0.6, AD6
P0.7, AD7
EA
P4.1
ALE
PSEN
P2.7, A15
P2.6, A14
P2.5, A13
-2-
Preliminary W78C52D
PIN DESCRIPTION
P0.0−P0.7
Port 0, Bits 0 through 7. Port 0 is a bidirectional I/O port. This port also provides a multiplexed low
order address/data bus during accesses to external memory.
P1.0−P1.7
Port 1, Bits 0 through 7. Port 1 is a bidirectional I/O port with internal pull-ups. Pins P1.0 and P1.1
also serve as T2 (Timer 2 external input) and T2EX (Timer 2 capture/reload trigger), respectively.
P2.0−P2.7
Port 2, Bits 0 through 7. Port 2 is a bidirectional I/O port with internal pull-ups. This port also provides
the upper address bits for accesses to external memory.
P3.0−P3.7
Port 3, Bits 0 through 7. Port 3 is a bidirectional I/O port with internal pull-ups. All bits have alternate
functions, which are described below:
PIN
P3.0
P3.1
P3.2
P3.3
P3.4
P3.5
P3.6
P3.7
ALTERNATE FUNCTION
RXD Serial Receive Data
TXD Serial Transmit Data
INT0 External Interrupt 0
INT1 External Interrupt 1
T0 Timer 0 Input
T1 Timer 1 Input
WR Data Write Strobe
RD Data Read Strobe
P4.0−P4.3
Another bit-addressable bidirectional I/O port P4. P4.3 and P4.2 are alternative function pins. It can
be used as general I/O pins or external interrupt input sources (
INT2
/ INT3 ).
EA
External Address Input, active low. This pin forces the processor to execute out of external ROM.
This pin should be kept low for all W78C31 operations.
RST
Reset Input, active high. This pin resets the processor. It must be kept high for at least two machine
cycles in order to be recognized by the processor.
ALE
Address Latch Enable Output, active high. ALE is used to enable the address latch that separates the
address from the data on Port 0. ALE runs at 1/6th of the oscillator frequency. A single ALE pulse is
skipped during external data memory accesses. ALE goes to a high impedance state during reset with
a weak pull-up.
Publication Release Date: December 1998
Revision A1
-3-
Preliminary W78C52D
PSEN
Program Store Enable Output, active low.
PSEN
enables the external ROM onto the Port 0
address/data bus during fetch and MOVC operations.
PSEN
goes to a high impedance state during
reset with a weak pull-up.
XTAL1
Crystal 1. This is the crystal oscillator input. This pin may be driven by an external clock.
XTAL2
Crystal 2. This is the crystal oscillator output. It is the inversion of XTAL1.
V
SS
, V
DD
Power Supplies. These are the chip ground and positive supplies.
BLOCK DIAGRAM
P1.0
~
P1.7
Port
1
Port 1
Latch
ACC
B
Port 0
T1
T2
Latch
Port
0
INT2
Interrupt
INT3
Timer
2
Timer
0
Timer
1
UART
PSW
ALU
Stack
Pointer
P0.0
~
P0.7
DPTR
Temp Reg.
PC
Incrementor
Addr. Reg.
P3.0
~
P3.7
Port
3
Port 3
Latch
Instruction
Decoder
&
Sequencer
SFR RAM
Address
256 bytes
RAM & SFR
8K bytes
ROM
Port
2
Bus & Clock
Controller
Port 2
Latch
P2.0
~
P2.7
P4.0
~
P4.3
Port
4
Port 4
Latch
Watchdog
Timer
Oscillator
Reset Block
Power control
XTAL1
XTAL2 ALE PSEN
RST
VDD
GND
-4-
Preliminary W78C52D
FUNCTIONAL DESCRIPTION
The W78C52D architecture consists of a core controller surrounded by various registers, five general
purpose I/O ports, 256 bytes of RAM, three timer/counters, one watchdog timer and a serial port. The
processor supports 111 different opcodes and references both a 64K program address space and a
64 K data storage space.
Timers 0, 1, and 2
Timers 0, 1, and 2 each consist of two 8-bit data registers. These are called TL0 and TH0 for Timer
0, TL1 and TH1 for Timer 1, and TL2 and TH2 for Timer 2. The TCON and TMOD registers provide
control functions for timers 0, 1. The T2CON register provides control functions for Timer 2. RCAP2H
and RCAP2L are used as reload/capture registers for Timer 2. The operations of Timer 0 and Timer
1 are the same as in the W78C51. Timer 2 is a special feature of the W78C52D: it is a 16-bit
timer/counter that is configured and controlled by the T2CON register. Like Timers 0 and 1, Timer 2
can operate as either an external event counter or as an internal timer, depending on the setting of
bit C/T2 in T2CON. Timer 2 has three operating modes: capture, auto-reload, and baud rate
generator. The clock speed at capture or auto-reload mode is the same as that of Timers 0 and 1.
Clock
The W78C52D is designed to be used with either a crystal oscillator or an external clock. Internally,
the clock is divided by two before it is used. This makes the W78C52D relatively insensitive to duty
cycle variations in the clock.
Crystal Oscillator
The W78C52D incorporates a built-in crystal oscillator. To make the oscillator work, a crystal must be
connected across pins XTAL1 and XTAL2. In addition, a load capacitor must be connected from each
pin to ground, and a resistor must also be connected from XTAL1 to XTAL2 to provide a DC bias
when the crystal frequency is above 24 MHz.
External Clock
An external clock should be connected to pin XTAL1. Pin XTAL2 should be left unconnected. The
XTAL1 input is a CMOS-type input, as required by the crystal oscillator. As a result, the external clock
signal should have an input one level of greater than 3.5 volts when V
DD
= 5 volts.
Power Management
Idle Mode
The idle mode is entered by setting the IDL bit in the PCON register. In the idle mode, the internal
clock to the processor is stopped. The peripherals and the interrupt logic continue to be clocked. The
processor will exit idle mode when either an interrupt or a reset occurs.
Power-down Mode
When the PD bit of the PCON register is set, the processor enters the power-down mode. In this
mode all of the clocks, including the oscillator are stopped. The only way to exit power-down mode is
by a reset.
Reset
The external RESET signal is sampled at S5P2. To take effect, it must be held high for at least two
machine cycles while the oscillator is running. An internal trigger circuit in the reset line is used to
-5-
Publication Release Date: December 1998
Revision A1
查看更多>
参数对比
与W78C52DF相近的元器件有:W78C52DP。描述及对比如下:
型号 W78C52DF W78C52DP
描述 Microcontroller, 8-Bit, MROM, 40MHz, CMOS, PQFP44, QFP-44 Microcontroller, 8-Bit, MROM, 40MHz, CMOS, PQCC44, PLASTIC, LCC-44
是否无铅 含铅 含铅
是否Rohs认证 不符合 不符合
厂商名称 Winbond(华邦电子) Winbond(华邦电子)
零件包装代码 QFP LCC
包装说明 QFP, QCCJ,
针数 44 44
Reach Compliance Code unknown unknown
ECCN代码 3A991.A.2 3A991.A.2
具有ADC NO NO
地址总线宽度 16 16
位大小 8 8
最大时钟频率 40 MHz 40 MHz
DAC 通道 NO NO
DMA 通道 NO NO
外部数据总线宽度 8 8
JESD-30 代码 S-PQFP-G44 S-PQCC-J44
JESD-609代码 e0 e0
I/O 线路数量 36 36
端子数量 44 44
最高工作温度 70 °C 70 °C
PWM 通道 NO NO
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QFP QCCJ
封装形状 SQUARE SQUARE
封装形式 FLATPACK CHIP CARRIER
峰值回流温度(摄氏度) NOT SPECIFIED 225
认证状态 Not Qualified Not Qualified
ROM可编程性 MROM MROM
速度 40 MHz 40 MHz
最大供电电压 5.5 V 5.5 V
最小供电电压 4.5 V 4.5 V
标称供电电压 5 V 5 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子面层 TIN LEAD TIN LEAD
端子形式 GULL WING J BEND
端子位置 QUAD QUAD
处于峰值回流温度下的最长时间 NOT SPECIFIED 30
uPs/uCs/外围集成电路类型 MICROCONTROLLER MICROCONTROLLER
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消