首页 > 器件类别 > 存储 > 存储

W9425G8DH-6

DDR DRAM, 32MX8, 0.7ns, CMOS, PDSO66, 0.400 INCH, 0.65 MM PITCH, ROHS COMPLIANT, TSOP2-66

器件类别:存储    存储   

厂商名称:Winbond(华邦电子)

厂商官网:http://www.winbond.com.tw

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Winbond(华邦电子)
零件包装代码
TSOP2
包装说明
TSSOP, TSSOP66,.46
针数
66
Reach Compliance Code
compliant
ECCN代码
EAR99
访问模式
FOUR BANK PAGE BURST
最长访问时间
0.7 ns
其他特性
AUTO/SELF REFRESH
最大时钟频率 (fCLK)
166 MHz
I/O 类型
COMMON
交错的突发长度
2,4,8
JESD-30 代码
R-PDSO-G66
长度
22.22 mm
内存密度
268435456 bit
内存集成电路类型
DDR DRAM
内存宽度
8
功能数量
1
端口数量
1
端子数量
66
字数
33554432 words
字数代码
32000000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
32MX8
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装等效代码
TSSOP66,.46
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)
NOT SPECIFIED
电源
2.5 V
认证状态
Not Qualified
刷新周期
8192
座面最大高度
1.2 mm
自我刷新
YES
连续突发长度
2,4,8
最大待机电流
0.02 A
最大压摆率
0.3 mA
最大供电电压 (Vsup)
2.7 V
最小供电电压 (Vsup)
2.3 V
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
10.16 mm
文档预览
W9425G8DH
8M
×
4 BANKS
×
8 BITS DDR SDRAM
Table of Contents-
1.
2.
3.
4.
5.
6.
7.
GENERAL DESCRIPTION .............................................................................................................. 4
FEATURES...................................................................................................................................... 4
KEY PARAMETERS........................................................................................................................ 5
PIN CONFIGURATION.................................................................................................................... 6
PIN DESCRIPTION ......................................................................................................................... 7
BLOCK DIAGRAM........................................................................................................................... 8
FUNCTIONAL DESCRIPTION ........................................................................................................ 9
7.1
7.2
Power Up Sequence.............................................................................................................. 9
Command Function ............................................................................................................... 9
7.2.1
7.2.2
7.2.3
7.2.4
7.2.5
7.2.6
7.2.7
7.2.8
7.2.9
7.2.10
7.2.11
7.2.12
7.2.13
7.2.14
7.2.15
7.2.16
Bank Activate Command ........................................................................................................9
Bank Precharge Command ....................................................................................................9
Precharge All Command ........................................................................................................9
Write Command .....................................................................................................................9
Write with Auto-precharge Command ..................................................................................10
Read Command ...................................................................................................................10
Read with Auto-precharge Command ..................................................................................10
Mode Register Set Command ..............................................................................................10
Extended Mode Register Set Command ..............................................................................10
No-Operation Command ......................................................................................................10
Burst Read Stop Command..................................................................................................11
Device Deselect Command ..................................................................................................11
Auto Refresh Command .......................................................................................................11
Self Refresh Entry Command...............................................................................................11
Self Refresh Exit Command .................................................................................................11
Data Write Enable /Disable Command .................................................................................12
7.3
7.4
7.5
7.6
7.7
7.8
7.9
Read Operation ................................................................................................................... 12
Write Operation ................................................................................................................... 12
Precharge ............................................................................................................................ 12
Burst Termination ................................................................................................................ 13
Refresh Operation ............................................................................................................... 13
Power Down Mode .............................................................................................................. 13
Input Clock Frequency Change during Precharge Power Down Mode .............................. 13
7.10.1
Burst Length field (A2 to A0) ................................................................................................14
7.10 Mode Register Operation .................................................................................................... 14
-1-
Publication Release Date: Nov. 20
,
2007
Revision A4
W9425G8DH
7.10.2
7.10.3
7.10.4
7.10.5
7.10.6
7.10.7
Addressing Mode Select (A3)...............................................................................................14
CAS Latency field (A6 to A4)................................................................................................16
DLL Reset bit (A8) ................................................................................................................16
Mode Register /Extended Mode register change bits (BS0, BS1) ........................................16
Extended Mode Register field ..............................................................................................16
Reserved field ......................................................................................................................16
8.
OPERATION MODE...................................................................................................................... 17
8.1
8.2
8.3
8.4
Simplified Truth Table.......................................................................................................... 17
Function Truth Table ........................................................................................................... 18
Function Truth Table for CKE.............................................................................................. 21
Simplified Stated Diagram................................................................................................... 22
Absolute Maximum Ratings................................................................................................. 23
Recommended DC Operating Conditions ........................................................................... 23
Capacitance......................................................................................................................... 24
Leakage and Output Buffer Characteristics ........................................................................ 24
DC Characteristics............................................................................................................... 25
AC Characteristics and Operating Condition....................................................................... 26
AC Test Conditions.............................................................................................................. 28
9.
ELECTRICAL CHARACTERISTICS ............................................................................................. 23
9.1
9.2
9.3
9.4
9.5
9.6
9.7
10. SYSTEM CHARACTERISTICS FOR DDR SDRAM ..................................................................... 30
10.1 Table 1: Input Slew Rate for DQ, DQS, and DM................................................................. 30
10.2 Table 2: Input Setup & Hold Time Derating for Slew Rate.................................................. 30
10.3 Table 3: Input/Output Setup & Hold Time Derating for Slew Rate...................................... 30
10.4 Table 4: Input/Output Setup & Hold Derating for Rise/Fall Delta Slew Rate ...................... 30
10.5 Table 5: Output Slew Rate Characteristics (X8 Devices only) ............................................ 30
10.6 Table 6: Output Slew Rate Matching Ratio Characteristics ................................................ 31
10.7 Table 7: AC Overshoot/Undershoot Specification for Address and Control Pins ............... 31
10.8 Table 8: Overshoot/Undershoot Specification for Data, Strobe, and Mask Pins ................ 32
10.9 System Notes: ..................................................................................................................... 33
11. TIMING WAVEFORMS.................................................................................................................. 35
11.1 Command Input Timing ....................................................................................................... 35
11.2 Timing of the CLK Signals................................................................................................... 35
11.3 Read Timing (Burst Length = 4) .......................................................................................... 36
11.4 Write Timing (Burst Length = 4) .......................................................................................... 37
11.5 DM, DATA MASK (W9425G8DH) ....................................................................................... 38
11.6 Mode Register Set (MRS) Timing ....................................................................................... 39
11.7 Extend Mode Register Set (EMRS) Timing......................................................................... 40
Publication Release Date: Nov. 20
,
2007
Revision A4
-2-
W9425G8DH
11.8 Auto-precharge Timing (Read Cycle, CL = 2) ..................................................................... 41
11.9 Auto-precharge Timing (Read cycle, CL = 2), continued .................................................... 42
11.10 Auto-precharge Timing (Write Cycle) .................................................................................. 43
11.11 Read Interrupted by Read (CL = 2, BL = 2, 4, 8) ................................................................ 44
11.12 Burst Read Stop (BL = 8) .................................................................................................... 44
11.13 Read Interrupted by Write & BST (BL = 8).......................................................................... 45
11.14 Read Interrupted by Precharge (BL = 8) ............................................................................. 45
11.15 Write Interrupted by Write (BL = 2, 4, 8) ............................................................................. 46
11.16 Write Interrupted by Read (CL = 2, BL = 8)......................................................................... 46
11.17 Write Interrupted by Read (CL = 3, BL = 4)......................................................................... 47
11.18 Write Interrupted by Precharge (BL = 8) ............................................................................. 47
11.19 2 Bank Interleave Read Operation (CL = 2, BL = 2) ........................................................... 48
11.20 2 Bank Interleave Read Operation (CL = 2, BL = 4) ........................................................... 48
11.21 4 Bank Interleave Read Operation (CL = 2, BL = 2) ........................................................... 49
11.22 4 Bank Interleave Read Operation (CL = 2, BL = 4) ........................................................... 49
11.23 Auto Refresh Cycle.............................................................................................................. 50
11.24 Precharge/Activate Power Down Mode Entry and Exit Timing ........................................... 50
11.25 Input Clock Frequency Change during Precharge Power Down Mode Timing................... 50
11.26 Self Refresh Entry and Exit Timing ..................................................................................... 51
12. PACKAGE SPECIFICATION......................................................................................................... 52
12.1 TSOP 66 lI – 400 mil ........................................................................................................... 52
13. REVISION HISTORY..................................................................................................................... 53
-3-
Publication Release Date: Nov. 20
,
2007
Revision A4
W9425G8DH
1. GENERAL DESCRIPTION
W9425G8DH is a CMOS Double Data Rate synchronous dynamic random access memory (DDR
SDRAM), organized as 8,388,608 words
×
4 banks
×
8 bits. Using pipelined architecture and 0.11 µm
process technology, W9425G8DH delivers a data bandwidth of up to 400M words per second (-5). To
fully comply with the personal computer industrial standard, W9425G8DH is sorted into three speed
grades: -5, -6 and -75. The -5 is compliant to the DDR400/CL3 specification, the -6 is compliant to the
DDR333/CL2.5 specification and the -75 is compliant to the DDR266/CL2 specification.
All Input reference to the positive edge of CLK (except for DQ, DM and CKE). The timing reference
point for the differential clock is when the CLK and
CLK
signals cross during a transition. Write and
Read data are synschronized with the both edges of DQS (Data Strobe).
By having a programmable Mode Register, the system can change burst length, latency cycle,
interleave or sequential burst to maximize its performance. W9425G8DH is ideal for main memory in
high performance applications.
2. FEATURES
2.5V
±0.2V
Power Supply for DDR266
2.5V
±0.2V
Power Supply for DDR333
2.6V
±0.1V
Power Supply for DDR400
Up to 200 MHz Clock Frequency
Double Data Rate architecture; two data transfers per clock cycle
Differential clock inputs (CLK and
CLK
)
DQS is edge-aligned with data for Read; center-aligned with data for Write
CAS Latency: 2, 2.5 and 3
Burst Length: 2, 4 and 8
Auto Refresh and Self Refresh
Precharged Power Down and Active Power Down
Write Data Mask
Write Latency = 1
7.8µS refresh interval (8K / 64mS refresh)
Maximum burst refresh cycle: 8
Interface: SSTL_2
Packaged in TSOP II 66-pin, 400 mil, 0.65 mm pin pitch, using Pb free with RoHS compliant
-4-
Publication Release Date: Nov. 20
,
2007
Revision A4
W9425G8DH
3. KEY PARAMETERS
SYMBOL
DESCRIPTION
CL = 2
t
CK
Clock Cycle Time
CL = 2.5
CL = 3
t
RAS
t
RC
I
DD0
I
DD1
I
DD4R
I
DD4W
I
DD5
I
DD6
Active to Precharge Command Period
Active to Ref/Active Command Period
Operating Current:
One Bank Active-Precharge
Operating Current:
One Bank Active-Read-Precharge
Burst Operation Read Current
Burst Operation Write Current
Auto Refresh Current
Self Refresh Current
MIN./MAX.
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Min.
Max.
Max.
Max.
Max.
Max.
Max.
-5
7.5 nS
10 nS
6 nS
10 nS
5 nS
10 nS
40 nS
55 nS
110 mA
150 mA
180 mA
180 mA
190 mA
3 mA
-6
7.5 nS
12 nS
6 nS
12 nS
6 nS
12 nS
42 nS
60 nS
110 mA
150 mA
170 mA
170 mA
190 mA
3 mA
-75
7.5 nS
12 nS
7.5 nS
12 nS
7.5 nS
12 nS
45 nS
67.5 nS
110 mA
150 mA
160 mA
160 mA
190 mA
3 mA
-5-
Publication Release Date: Nov. 20
,
2007
Revision A4
查看更多>
参数对比
与W9425G8DH-6相近的元器件有:W9425G8DH-5、W9425G8DH-75。描述及对比如下:
型号 W9425G8DH-6 W9425G8DH-5 W9425G8DH-75
描述 DDR DRAM, 32MX8, 0.7ns, CMOS, PDSO66, 0.400 INCH, 0.65 MM PITCH, ROHS COMPLIANT, TSOP2-66 DDR DRAM, 32MX8, 0.7ns, CMOS, PDSO66, 0.400 INCH, 0.65 MM PITCH, ROHS COMPLIANT, TSOP2-66 DDR DRAM, 32MX8, 0.75ns, CMOS, PDSO66, 0.400 INCH, 0.65 MM PITCH, ROHS COMPLIANT, TSOP2-66
是否Rohs认证 符合 符合 符合
厂商名称 Winbond(华邦电子) Winbond(华邦电子) Winbond(华邦电子)
零件包装代码 TSOP2 TSOP2 TSOP2
包装说明 TSSOP, TSSOP66,.46 TSSOP, TSSOP66,.46 TSSOP, TSSOP66,.46
针数 66 66 66
Reach Compliance Code compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99
访问模式 FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST
最长访问时间 0.7 ns 0.7 ns 0.75 ns
其他特性 AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
最大时钟频率 (fCLK) 166 MHz 200 MHz 133 MHz
I/O 类型 COMMON COMMON COMMON
交错的突发长度 2,4,8 2,4,8 2,4,8
JESD-30 代码 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66
长度 22.22 mm 22.22 mm 22.22 mm
内存密度 268435456 bit 268435456 bit 268435456 bit
内存集成电路类型 DDR DRAM DDR DRAM DDR DRAM
内存宽度 8 8 8
功能数量 1 1 1
端口数量 1 1 1
端子数量 66 66 66
字数 33554432 words 33554432 words 33554432 words
字数代码 32000000 32000000 32000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C
组织 32MX8 32MX8 32MX8
输出特性 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP TSSOP
封装等效代码 TSSOP66,.46 TSSOP66,.46 TSSOP66,.46
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
电源 2.5 V 2.5 V 2.5 V
认证状态 Not Qualified Not Qualified Not Qualified
刷新周期 8192 8192 8192
座面最大高度 1.2 mm 1.2 mm 1.2 mm
自我刷新 YES YES YES
连续突发长度 2,4,8 2,4,8 2,4,8
最大待机电流 0.02 A 0.02 A 0.02 A
最大压摆率 0.3 mA 0.3 mA 0.3 mA
最大供电电压 (Vsup) 2.7 V 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES
技术 CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 GULL WING GULL WING GULL WING
端子节距 0.65 mm 0.65 mm 0.65 mm
端子位置 DUAL DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 10.16 mm 10.16 mm 10.16 mm
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消