首页 > 器件类别 > 半导体 > 存储器 IC > 动态随机存取存储器

W9751G8KB25I TR

动态随机存取存储器 512M DDR2-800, x8 Ind Temp T&R

器件类别:半导体    存储器 IC    动态随机存取存储器   

厂商名称:Winbond(华邦电子)

厂商官网:http://www.winbond.com.tw

器件标准:

下载文档
器件参数
参数名称
属性值
厂商名称
Winbond(华邦电子)
产品种类
动态随机存取存储器
类型
SDRAM - DDR2
数据总线宽度
8 bit
组织
64 M x 8
封装 / 箱体
WBGA-60
存储容量
512 Mbit
电源电压-最大
1.9 V
电源电压-最小
1.7 V
电源电流—最大值
62 mA
最小工作温度
- 40 C
最大工作温度
+ 95 C
系列
W9751G8KB
封装
Reel
安装风格
SMD/SMT
工厂包装数量
2500
文档预览
W9751G8KB
16M
4 BANKS
8 BIT DDR2 SDRAM
Table of Contents-
1.
2.
3.
4.
5.
6.
7.
8.
8.1
8.2
GENERAL DESCRIPTION ................................................................................................................... 4
FEATURES ........................................................................................................................................... 4
ORDER INFORMATION ....................................................................................................................... 5
KEY PARAMETERS ............................................................................................................................. 5
BALL CONFIGURATION ...................................................................................................................... 6
BALL DESCRIPTION ............................................................................................................................ 7
BLOCK DIAGRAM ................................................................................................................................ 8
FUNCTIONAL DESCRIPTION .............................................................................................................. 9
Power-up and Initialization Sequence ................................................................................................... 9
Mode Register and Extended Mode Registers Operation ................................................................... 10
8.2.1
Mode Register Set Command (MRS)............................................................................... 10
8.2.2
Extend Mode Register Set Commands (EMRS) .............................................................. 11
8.2.2.1
Extend Mode Register Set Command (1), EMR (1) ................................................ 11
8.2.2.2
DLL Enable/Disable ................................................................................................ 12
8.2.2.3
Extend Mode Register Set Command (2), EMR (2) ................................................ 13
8.2.2.4
Extend Mode Register Set Command (3), EMR (3) ................................................ 14
8.2.3
Off-Chip Driver (OCD) Impedance Adjustment ................................................................ 15
8.2.3.1
Extended Mode Register for OCD Impedance Adjustment .................................... 16
8.2.3.2
OCD Impedance Adjust .......................................................................................... 16
8.2.3.3
Drive Mode ............................................................................................................. 17
8.2.4
On-Die Termination (ODT) ............................................................................................... 18
8.2.5
ODT related timings ......................................................................................................... 18
8.2.5.1
MRS command to ODT update delay ..................................................................... 18
Command Function ............................................................................................................................. 20
8.3.1
Bank Activate Command.................................................................................................. 20
8.3.2
Read Command ............................................................................................................... 20
8.3.3
Write Command ............................................................................................................... 21
8.3.4
Burst Read with Auto-precharge Command..................................................................... 21
8.3.5
Burst Write with Auto-precharge Command ..................................................................... 21
8.3.6
Precharge All Command .................................................................................................. 21
8.3.7
Self Refresh Entry Command .......................................................................................... 21
8.3.8
Self Refresh Exit Command ............................................................................................. 22
8.3.9
Refresh Command ........................................................................................................... 22
8.3.10
No-Operation Command .................................................................................................. 23
8.3.11
Device Deselect Command.............................................................................................. 23
Read and Write access modes ........................................................................................................... 23
8.4.1
8.4.1.1
Posted
CAS
................................................................................................................... 23
Examples of posted
CAS
operation ..................................................................... 23
8.3
8.4
8.5
8.6
8.4.2
Burst mode operation ....................................................................................................... 24
8.4.3
Burst read mode operation ............................................................................................... 25
8.4.4
Burst write mode operation .............................................................................................. 25
8.4.5
Write data mask ............................................................................................................... 26
Burst Interrupt ..................................................................................................................................... 26
Precharge operation............................................................................................................................ 27
Publication Release Date: Apr. 06, 2017
Revision: A02
-1-
W9751G8KB
8.6.1
Burst read operation followed by precharge ..................................................................... 27
8.6.2
Burst write operation followed by precharge .................................................................... 27
8.7
Auto-precharge operation ................................................................................................................... 27
8.7.1
Burst read with Auto-precharge ....................................................................................... 28
8.7.2
Burst write with Auto-precharge ....................................................................................... 28
8.8
Refresh Operation ............................................................................................................................... 29
8.9
Power Down Mode .............................................................................................................................. 29
8.9.1
Power Down Entry ........................................................................................................... 30
8.9.2
Power Down Exit .............................................................................................................. 30
8.10 Input clock frequency change during precharge power down ............................................................. 30
9.
9.1
9.2
9.3
9.4
9.5
10.
OPERATION MODE ........................................................................................................................... 31
Command Truth Table ........................................................................................................................ 31
Clock Enable (CKE) Truth Table for Synchronous Transitions ........................................................... 32
Data Mask (DM) Truth Table ............................................................................................................... 32
Function Truth Table ........................................................................................................................... 33
Simplified Stated Diagram ................................................................................................................... 36
ELECTRICAL CHARACTERISTICS ................................................................................................... 37
10.1 Absolute Maximum Ratings ................................................................................................................ 37
10.2 Operating Temperature Condition ....................................................................................................... 37
10.3 Recommended DC Operating Conditions ........................................................................................... 37
10.4 ODT DC Electrical Characteristics ...................................................................................................... 38
10.5 Input DC Logic Level ........................................................................................................................... 38
10.6 Input AC Logic Level ........................................................................................................................... 38
10.7 Capacitance ........................................................................................................................................ 39
10.8 Leakage and Output Buffer Characteristics ........................................................................................ 39
10.9 DC Characteristics .............................................................................................................................. 40
10.10
IDD Measurement Test Parameters .......................................................................................... 42
10.11
AC Characteristics ..................................................................................................................... 43
10.11.1
AC Characteristics and Operating Condition for -18 speed grade ................................... 43
10.11.2
AC Characteristics and Operating Condition for -25/25I/-3 speed grade ......................... 45
10.12
AC Input Test Conditions ........................................................................................................... 66
10.13
Differential Input/Output AC Logic Levels .................................................................................. 66
10.14
AC Overshoot / Undershoot Specification ................................................................................. 67
10.14.1
AC Overshoot / Undershoot Specification for Address and Control Pins: ........................ 67
10.14.2
AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask pins: .......... 67
11.1
11.2
11.3
11.4
11.5
11.6
11.7
11.8
11.9
11.10
11.11
11.12
11.13
11.14
TIMING WAVEFORMS ....................................................................................................................... 68
Command Input Timing ....................................................................................................................... 68
ODT Timing for Active/Standby Mode ................................................................................................. 69
ODT Timing for Power Down Mode .................................................................................................... 69
ODT Timing mode switch at entering power down mode .................................................................... 70
ODT Timing mode switch at exiting power down mode ...................................................................... 71
Data output (read) timing .................................................................................................................... 72
Burst read operation: RL=5 (AL=2, CL=3, BL=4) ................................................................................ 72
Data input (write) timing ...................................................................................................................... 73
Burst write operation: RL=5 (AL=2, CL=3, WL=4, BL=4) .................................................................... 73
Seamless burst read operation: RL = 5 ( AL = 2, and CL = 3, BL = 4) ...................................... 74
Seamless burst write operation: RL = 5 ( WL = 4, BL = 4)......................................................... 74
Burst read interrupt timing: RL =3 (CL=3, AL=0, BL=8) ............................................................. 75
Burst write interrupt timing: RL=3 (CL=3, AL=0, WL=2, BL=8) .................................................. 75
Write operation with Data Mask: WL=3, AL=0, BL=4) ............................................................... 76
11.
Publication Release Date: Apr. 06, 2017
Revision: A02
-2-
W9751G8KB
11.15
Burst read operation followed by precharge: RL=4 (AL=1, CL=3, BL=4, tRTP ≤ 2clks) ............ 77
11.16
Burst read operation followed by precharge: RL=4 (AL=1, CL=3, BL=8, tRTP ≤ 2clks) ............ 77
11.17
Burst read operation followed by precharge: RL=5 (AL=2, CL=3, BL=4, tRTP ≤ 2clks) ............ 78
11.18
Burst read operation followed by precharge: RL=6 (AL=2, CL=4, BL=4, tRTP ≤ 2clks) ............ 78
11.19
Burst read operation followed by precharge: RL=4 (AL=0, CL=4, BL=8, tRTP > 2clks) ............ 79
11.20
Burst write operation followed by precharge: WL = (RL-1) = 3 .................................................. 79
11.21
Burst write operation followed by precharge: WL = (RL-1) = 4 .................................................. 80
11.22
Burst read operation with Auto-precharge: RL=4 (AL=1, CL=3, BL=8, tRTP ≤ 2clks) ............... 80
11.23
Burst read operation with Auto-precharge: RL=4 (AL=1, CL=3, BL=4, tRTP > 2clks) ............... 81
11.24
Burst read with Auto-precharge followed by an activation to the same bank (tRC Limit): RL=5
(AL=2, CL=3, internal tRCD=3, BL=4, tRTP ≤ 2clks) ....................................................................................... 81
11.25
Burst read with Auto-precharge followed by an activation to the same bank (tRP Limit): RL=5
(AL=2, CL=3, internal tRCD=3, BL=4, tRTP ≤ 2clks) ....................................................................................... 82
11.26
Burst write with Auto-precharge (tRC Limit): WL=2, WR=2, BL=4, tRP=3 ................................. 82
11.27
Burst write with Auto-precharge (WR + tRP Limit): WL=4, WR=2, BL=4, tRP=3 ....................... 83
11.28
Self Refresh Timing ................................................................................................................... 83
11.29
Basic Power Down Entry and Exit Timing.................................................................................. 84
11.30
Precharged Power Down Entry and Exit Timing ........................................................................ 84
11.31
Clock frequency change in precharge Power Down mode ........................................................ 85
12.
13.
PACKAGE SPECIFICATION .............................................................................................................. 86
REVISION HISTORY .......................................................................................................................... 87
Publication Release Date: Apr. 06, 2017
Revision: A02
-3-
W9751G8KB
1. GENERAL DESCRIPTION
The W9751G8KB is a 512M bits DDR2 SDRAM, organized as 16,777,216 words
4 banks
8 bits.
This device achieves high speed transfer rates up to 1066Mb/sec/pin (DDR2-1066) for general
applications. W9751G8KB is sorted into the following speed grades: -18, -25, 25I and -3. The -18 is
compliant to the DDR2-1066 (7-7-7) specification. The -25/25I are compliant to the DDR2-800 (5-5-5)
or DDR2-800 (6-6-6) specification (the 25I industrial grade which is guaranteed to support -40°C ≤
T
CASE
≤ 95°C). The -3 is compliant to the DDR2-667 (5-5-5) specification.
All of the control and address inputs are synchronized with a pair of externally supplied differential
clocks. Inputs are latched at the cross point of differential clocks (CLK rising and
CLK
falling). All
I/Os are synchronized with a single ended DQS or differential DQS-
DQS
pair in a source
synchronous fashion.
2. FEATURES
Power Supply: V
DD
, V
DDQ
= 1.8 V ± 0.1V
Double Data Rate architecture: two data transfers per clock cycle
CAS Latency: 3, 4, 5, 6 and 7
Burst Length: 4 and 8
Bi-directional, differential data strobes (DQS and
DQS
) are transmitted / received with data
Edge-aligned with Read data and center-aligned with Write data
DLL aligns DQ and DQS transitions with clock
Differential clock inputs (CLK and
CLK
)
Data masks (DM) for write data
Commands entered on each positive CLK edge, data and data mask are referenced to both edges
of DQS
Posted
CAS
programmable additive latency supported to make command and data bus efficiency
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)
Off-Chip-Driver impedance adjustment (OCD) and On-Die-Termination (ODT) for better signal
quality
Auto-precharge operation for read and write bursts
Auto Refresh and Self Refresh modes
Precharged Power Down and Active Power Down
Write Data Mask
Write Latency = Read Latency - 1 (WL = RL - 1)
Interface: SSTL_18
Packaged in WBGA 60 Ball (8x12.5 mm
2
), using Lead free materials with RoHS compliant
Publication Release Date: Apr. 06, 2017
Revision: A02
-4-
W9751G8KB
3. ORDER INFORMATION
PART NUMBER
SPEED GRADE
OPERATING TEMPERATURE
W9751G8KB-18
W9751G8KB-25
W9751G8KB25I
W9751G8KB-3
DDR2-1066 (7-7-7)
DDR2-800 (5-5-5) or DDR2-800 (6-6-6)
DDR2-800 (5-5-5) or DDR2-800 (6-6-6)
DDR2-667 (5-5-5)
0°C ≤ T
CASE
≤ 85°C
0°C ≤ T
CASE
≤ 85°C
-40°C ≤ T
CASE
≤ 95°C
0°C ≤ T
CASE
≤ 85°C
4. KEY PARAMETERS
SPEED GRADE
SYM.
Bin(CL-tRCD-tRP)
Part Number Extension
@CL = 7
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Min.
Min.
Min.
Max.
Max.
Max.
Max.
Max.
Max.
Max.
DDR2-1066
7-7-7
-18
1.875 nS
7.5 nS
2.5 nS
7.5 nS
3 nS
7.5 nS
3.75 nS
7.5 nS
13.125 nS
13.125 nS
58.125 nS
45 nS
65 mA
70 mA
120 mA
125 mA
85 mA
6 mA
135 mA
DDR2-800
5-5-5/6-6-6
-25/25I
2.5 nS
8 nS
2.5 nS
8 nS
3.75 nS
8 nS
5 nS
8 nS
12.5 nS
12.5 nS
57.5 nS
45 nS
55 mA
62 mA
85 mA
110 mA
80 mA
6 mA
120 mA
DDR2-667
5-5-5
-3
3 nS
8 nS
3.75 nS
8 nS
5 nS
8 nS
15 nS
15 nS
60 nS
45 nS
55 mA
60 mA
80 mA
105 mA
80 mA
6 mA
110 mA
@CL = 6
t
CK(avg)
Average clock period
@CL = 5
@CL = 4
@CL = 3
t
RCD
t
RP
t
RC
t
RAS
I
DD0
I
DD1
I
DD4R
I
DD4W
I
DD5B
I
DD6
I
DD7
Active to Read/Write Command Delay Time
Precharge to Active Command Period
Active to Ref/Active Command Period
Active to Precharge Command Period
Operating current
Operation current (Single bank)
Operating burst read current
Operating burst write current
Burst refresh current
Self refresh current (T
CASE
≤ 85°C)
Operating bank interleave read current
Publication Release Date: Apr. 06, 2017
Revision: A02
-5-
查看更多>
参数对比
与W9751G8KB25I TR相近的元器件有:W9751G8KB-25 TR。描述及对比如下:
型号 W9751G8KB25I TR W9751G8KB-25 TR
描述 动态随机存取存储器 512M DDR2-800, x8 Ind Temp T&R 动态随机存取存储器 512M DDR2-800, x8 T&R
厂商名称 Winbond(华邦电子) Winbond(华邦电子)
产品种类 动态随机存取存储器 动态随机存取存储器
类型 SDRAM - DDR2 SDRAM - DDR2
数据总线宽度 8 bit 8 bit
组织 64 M x 8 64 M x 8
封装 / 箱体 WBGA-60 WBGA-60
存储容量 512 Mbit 512 Mbit
电源电压-最大 1.9 V 1.9 V
电源电压-最小 1.7 V 1.7 V
电源电流—最大值 62 mA 62 mA
最小工作温度 - 40 C 0 C
最大工作温度 + 95 C + 85 C
系列 W9751G8KB W9751G8KB
封装 Reel Reel
安装风格 SMD/SMT SMD/SMT
工厂包装数量 2500 2500
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消