首页 > 器件类别 > 存储 > 存储

WEDPN4M72V-125B2M

Synchronous DRAM, 4MX72, 6ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219

器件类别:存储    存储   

厂商名称:Microsemi

厂商官网:https://www.microsemi.com

下载文档
WEDPN4M72V-125B2M 在线购买

供应商:

器件:WEDPN4M72V-125B2M

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
Microsemi
零件包装代码
BGA
包装说明
BGA, BGA219,16X16,50
针数
219
Reach Compliance Code
unknown
ECCN代码
EAR99
访问模式
FOUR BANK PAGE BURST
最长访问时间
6 ns
其他特性
AUTO/SELF REFRESH
最大时钟频率 (fCLK)
125 MHz
I/O 类型
COMMON
JESD-30 代码
S-PBGA-B219
内存密度
301989888 bit
内存集成电路类型
SYNCHRONOUS DRAM
内存宽度
72
功能数量
1
端口数量
1
端子数量
219
字数
4194304 words
字数代码
4000000
工作模式
SYNCHRONOUS
最高工作温度
125 °C
最低工作温度
-55 °C
组织
4MX72
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
BGA
封装等效代码
BGA219,16X16,50
封装形状
SQUARE
封装形式
GRID ARRAY
峰值回流温度(摄氏度)
NOT SPECIFIED
电源
3.3 V
认证状态
Not Qualified
刷新周期
4096
自我刷新
YES
最大待机电流
0.225 A
最大压摆率
0.7 mA
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
3 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
技术
CMOS
温度等级
MILITARY
端子形式
BALL
端子节距
1.27 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
NOT SPECIFIED
文档预览
WEDPN4M72V-XB2X
4Mx72 Synchronous DRAM
FEATURES

High Frequency = 100, 125, 133MHz

Package:
• 219 Plastic Ball Grid Array (PBGA), 21 x 21mm

Single 3.3V ±0.3V power supply

Fully Synchronous; all signals registered on positive edge
of system clock cycle

Internal pipelined operation; column address can be
changed every clock cycle

Internal banks for hiding row access/precharge

Programmable Burst length 1,2,4,8 or full page

4096 refresh cycles

Commercial, Industrial and Military Temperature Ranges

Organized as 4M x 72

Weight: WEDPN4M72V-XB2X - 2 grams typical
GENERAL DESCRIPTION
The 32MByte (256Mb) SDRAM is a high-speed CMOS, dynamic
random-access ,memory using 5 chips containing 67,108,864 bits.
Each chip is internally configured as a quad-bank DRAM with a
synchronous interface. Each of the chip’s 16,777,216-bit banks is
organized as 4,096 rows by 256 columns by 16 bits.
Read and write accesses to the SDRAM are burst oriented;
accesses start at a selected location and continue for a programmed
number of locations in a programmed sequence. Accesses begin
with the registration of an ACTIVE command, which is then followed
by a READ or WRITE command. The address bits registered
coincident with the ACTIVE command are used to select the bank
and row to be accessed (BA0, BA1 select the bank; A0-11 select
the row). The address bits registered coincident with the READ or
WRITE command are used to select the starting column location
for the burst access.
The SDRAM provides for programmable READ or WRITE burst
lengths of 1, 2, 4 or 8 locations, or the full page, with a burst
terminate option. An AUTO PRECHARGE function may be enabled
to provide a self-timed row precharge that is initiated at the end
of the burst sequence.
The 256Mb SDRAM uses an internal pipelined architecture to
achieve high-speed operation. This architecture is compatible with
the 2n rule of prefetch architectures, but it also allows the column
address to be changed on every clock cycle to achieve a high-
speed, fully random access. Precharging one bank while accessing
one of the other three banks will hide the precharge cycles and
provide seamless, high-speed, random-access operation.
The 256Mb SDRAM is designed to operate in 3.3V, low-power
memory systems. An auto refresh mode is provided, along with a
power-saving, power-down mode.
All inputs and outputs are LV
TTL
compatible. SDRAMs offer
substantial advances in DRAM operating performance, including
the ability to synchronously burst data at a high data rate with
automatic column-address generation, the ability to interleave
between internal banks in order to hide precharge time and the
capability to randomly change column addresses on each clock
cycle during a burst access.
Continued on page 4
BENEFITS

60% SPACE SAVINGS

Reduced part count

Reduced I/O count
• 19% I/O Reduction

Lower inductance and capacitance for low noise
performance

Suitable for hi-reliability applications

Upgradeable to 8M x 72 density with same footprint
WEDPN8M72V-XB2X
* This product is subject to change without notice.
FIGURE 1 – DENSITY COMPARISONS
CSP Approach (mm)
11.9
11.9
11.9
11.9
11.9
WEDPN4M72V-XB2X
22.3
54
TSOP
54
TSOP
54
TSOP
54
TSOP
54
TSOP
21
WEDPN4M72V-XB2X
21
S
A
V
I
N
G
S
67%
19%
Area
I/O Count
5 x 265mm
2
= 1,328mm
2
5 x 54 balls = 270 pins
441mm
2
219 Balls
Microsemi Corporation reserves the right to change products or specifications without notice.
February 2011
Rev. 3
© 2011 Microsemi Corporation. All rights reserved.
1
Microsemi Corporation • (602) 437-1520 • www.whiteedc.com
www.microsemi.com
WEDPN4M72V-XB2X
FIGURE 1 – PIN CONFIGURATION
TOP VIEW
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
DQ
1
DQ
3
DQ
6
DQ
7
CAS
0
#
2
DQ
0
DQ
2
DQ
4
DQ
5
DQML0
3
DQ
14
DQ
12
DQ
10
DQ
8
V
CC
V
CC
V
CC
V
CC
V
CC
V
CC
V
CC
V
CC
DQ
55
DQ
53
DQ
51
DQ
49
4
DQ
15
DQ
13
DQ
11
DQ
9
DQMH0
5
V
SS
V
SS
V
CC
V
CC
NC
NC
NC
V
SS
V
SS
NC
RAS
3
#
DQML3
6
V
SS
V
SS
V
CC
V
CC
NC
7
A
9
A
0
A
2
DNU*
NC
8
A
10
A
7
A
5
DNU
BA
0
9 10
A
11
A
6
A
4
DNU
BA
1
A
8
A
1
A
3
DNU
NC
11 12
V
CC
V
CC
V
SS
V
SS
NC
V
CC
V
CC
V
SS
V
SS
NC
RAS
1
#
CAS
1
#
V
CC
V
CC
NC
NC
13 14
DQ
16
DQ
18
DQ
20
DQ
22
DQML1
15 16
DQ
31
DQ
29
DQ
27
DQ
26
NC
DQMH1
DQ
17
DQ
19
DQ
21
DQ
23
V
SS
V
SS
V
SS
Vss
V
SS
V
SS
V
SS
V
SS
DQ
40
DQ
42
DQ
44
DQ
46
V
SS
DQ
30
DQ
28
DQ
25
DQ
24
CLK
1
CKE
1
V
CC
V
CC
CS
2
#
CAS
2
#
DQ
39
DQ
38
DQ
35
DQ
33
V
CC
WE
0
#
CLK
0
CKE
0
V
CC
V
CC
CS
3
#
CAS
3
#
WE
3#
DQ
54
DQ
52
DQ
50
DQ
48
WE
1
#
CS
1
#
V
SS
V
SS
CKE
2
CLK
2
DQMH2
CS
0
#
V
SS
V
SS
NC
NC
DQ
56
DQ
57
DQ
60
DQ
62
Vss
RAS
0
#
V
SS
V
SS
CKE
3
CLK
3
DQMH3
NC
V
CC
V
CC
RAS
2
#
WE
2
#
DQML2
CKE
4
NC
V
SS
V
CC
V
CC
DQMH4
CLK
4
DQ
72
DQ
74
DQ
76
DQ
78
CAS
4
#
WE
4
#
RAS
4
#
DQML4
CS
4
#
DQ
58
DQ
59
DQ
61
DQ
63
NC
V
SS
V
CC
V
CC
DQ
73
DQ
75
DQ
77
DQ
79
DQ
71
DQ
69
DQ
67
DQ
65
DQ
70
DQ
68
DQ
66
DQ
64
NC
V
CC
V
SS
V
SS
DQ
41
DQ
43
DQ
45
DQ
47
DQ
37
DQ
36
DQ
34
DQ
32
V
CC
V
SS
V
SS
NOTE: DNU = Do Not Use, to be left unconnected for future upgrades.
* Pin D7 is DNU for 4M x 72, 8M x 72 product, Pin D7 is A12 for 16M x 72 and higher densities.
Microsemi Corporation reserves the right to change products or specifications without notice.
February 2011
Rev. 3
© 2011 Microsemi Corporation. All rights reserved.
2
Microsemi Corporation • (602) 437-1520 • www.whiteedc.com
www.microsemi.com
WEDPN4M72V-XB2X
FIGURE 2 – FUNCTIONAL BLOCK DIAGRAM
WE0#
RAS 0#
CAS 0#
WE# RAS# CAS#
A0-11
BA0-1
CK0
CKE0
CS0#
DQML0
DQMH0
A0-11
BA0-1
CK
CKE
CS#
DQML
DQMH
DQ0
DQ0
U0
DQ15
DQ15
WE1#
RAS 1#
CAS 1#
WE# RAS# CAS#
A0-11
BA0-1
DQ0
DQ16
CK
1
CKE
1
CS
1
#
DQML
1
DQMH
1
CK
CKE
CS#
DQML
DQMH
U1
DQ15
DQ31
WE2#
RAS 2#
CAS 2#
WE# RAS# CAS#
A0-11
BA0-1
DQ0
DQ32
CK
2
CKE
2
CS
2
#
DQML
2
DQMH
2
CK
CKE
CS#
DQML
DQMH
U2
DQ15
DQ47
WE3#
RAS 3#
CAS 3#
WE# RAS# CAS#
A0-11
BA0-1
DQ0
DQ48
CK
3
CKE
3
CS
3
#
DQML
3
DQMH
3
CK
CKE
CS#
DQML
DQMH
U3
DQ15
DQ63
WE4#
RAS 4#
CAS 4#
WE# RAS# CAS#
A0-11
BA0-1
DQ0
DQ64
CK
4
CKE
4
CS
4
#
DQML
4
DQMH
4
CK
CKE
CS#
DQML
DQMH
U4
DQ15
DQ79
Microsemi Corporation reserves the right to change products or specifications without notice.
February 2011
Rev. 3
© 2011 Microsemi Corporation. All rights reserved.
3
Microsemi Corporation • (602) 437-1520 • www.whiteedc.com
www.microsemi.com
WEDPN4M72V-XB2X
FUNCTIONAL DESCRIPTION
Read and write accesses to the SDRAM are burst oriented;
accesses start at a selected location and continue for a
programmed number of locations in a programmed sequence.
Accesses begin with the registration of an ACTIVE command which
is then followed by a READ or WRITE command. The address
bits registered coincident with the ACTIVE command are used to
select the bank and row to be accessed (BA0 and BA1 select the
bank, A0-11 select the row). The address bits (A0-7) registered
coincident with the READ or WRITE command are used to select
the starting column location for the burst access.
Prior to normal operation, the SDRAM must be initialized. The
following sections provide detailed information covering device
initialization, register definition, command descriptions and device
operation.
FIGURE 3 – MODE REGISTER DEFINITION
A
11
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
Address Bus
Mode Register (Mx)
Reserved* WB Op Mode
CAS Latency
BT
Burst Length
*Should program
M11, M10 = 0, 0
to ensure compatibility
with future devices.
M2 M1M0
0
0
0
0
1
1
1
1
0 0
0 1
1 0
1 1
0 0
0 1
1 0
1 1
1
2
4
8
Burst Length
M3 = 0
M3 = 1
1
2
4
8
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Full Page
INITIALIZATION
SDRAMs must be powered up and initialized in a predefined
manner. Operational procedures other than those specified may
result in undefined operation. Once power is applied to V
CC
and
V
CCQ
(simultaneously) and the clock is stable (stable clock is
defined as a signal cycling within timing constraints specified for the
clock pin), the SDRAM requires a 100μs delay prior to issuing any
command other than a COMMAND INHIBIT or a NOP. Starting at
some point during this 100μs period and continuing at least through
the end of this period, COMMAND INHIBIT or NOP commands
should be applied.
Once the 100μs delay has been satisfied with at least one
COMMAND INHIBIT or NOP command having been applied, a
PRECHARGE command should be applied. All banks must be
precharged, thereby placing the device in the all banks idle state.
Once in the idle state, two AUTO REFRESH cycles must be
performed. After the AUTO REFRESH cycles are complete, the
SDRAM is ready for Mode Register programming. Because the
Mode Register will power up in an unknown state, it should be loaded
prior to applying any operational command.
M9
0
1
M8
0
-
M7
0
-
M3
0
1
Burst Type
Sequential
Interleaved
M6 M5 M4
0
0
0
0
1
1
1
1
0 0
0 1
1 0
1 1
0 0
0 1
1 0
1 1
CAS Latency
Reserved
Reserved
2
3
Reserved
Reserved
Reserved
Reserved
M6-M0
Defined
-
Operating Mode
Standard Operation
All other states reserved
Write Burst Mode
Programmed Burst Length
Single Location Access
subsequent operation. Violating either of these requirements will
result in unspecified operation.
REGISTER DEFINITION
MODE REGISTER
The Mode Register is used to define the specific mode of operation
of the SDRAM. This definition includes the selection of a burst
length, a burst type, a CAS latency, an operating mode and a
write burst mode, as shown in Figure 3. The Mode Register is
programmed via the LOAD MODE REGISTER command and will
retain the stored information until it is programmed again or the
device loses power.
Mode register bits M0-M2 specify the burst length, M3 specifies the
type of burst (sequential or interleaved), M4-M6 specify the CAS
latency, M7 and M8 specify the operating mode, M9 specifies the
WRITE burst mode, and M10 and M11 are reserved for future use.
The Mode Register must be loaded when all banks are idle, and
the controller must wait the specified time before initiating the
BURST LENGTH
Read and write accesses to the SDRAM are burst oriented, with
the burst length being programmable, as shown in Figure 2. The
burst length determines the maximum number of column locations
that can be accessed for a given READ or WRITE command.
Burst lengths of 1, 2, 4 or 8 locations are available for both the
sequential and the interleaved burst types, and a full-page burst
is available for the sequential type. The full-page burst is used in
conjunction with the BURST TERMINATE command to generate
arbitrary burst lengths.
Reserved states should not be used, as unknown operation or
incompatibility with future versions may result.
When a READ or WRITE command is issued, a block of columns
equal to the burst length is effectively selected. All accesses for
that burst take place within this block, meaning that the burst will
wrap within the block if a boundary is reached. The block is uniquely
Microsemi Corporation reserves the right to change products or specifications without notice.
February 2011
Rev. 3
© 2011 Microsemi Corporation. All rights reserved.
4
Microsemi Corporation • (602) 437-1520 • www.whiteedc.com
www.microsemi.com
WEDPN4M72V-XB2X
selected by A1-7 when the burst length is set to two; by A2-7 when
the burst length is set to four; and by A3-7 when the burst length
is set to eight. The remaining (least significant) address bit(s) is
(are) used to select the starting location within the block. Full-page
bursts wrap within the page if the boundary is reached.
BURST TYPE
Accesses within a given burst may be programmed to be either
sequential or interleaved; this is referred to as the burst type and
is selected via bit M3.
The ordering of accesses within a burst is determined by the burst
length, the burst type and the starting column address, as shown
in Table 1.
is m clocks, the data will be available by clock edge n+m. The
I/Os will start driving as a result of the clock edge one cycle earlier
(n + m - 1), and provided that the relevant access times are met,
the data will be valid by clock edge n + m. For example, assuming
that the clock cycle time is such that all relevant access times are
met, if a READ command is registered at T0 and the latency is
programmed to two clocks, the I/Os will start driving after T1 and
the data will be valid by T2. Table 2 below indicates the operating
frequencies at which each CAS latency setting can be used.
Reserved states should not be used as unknown operation or
incompatibility with future versions may result.
OPERATING MODE
The normal operating mode is selected by setting M7and M8 to
zero; the other combinations of values for M7 and M8 are reserved
for future use and/or test modes. The programmed burst length
applies to both READ and WRITE bursts.
Test modes and reserved states should not be used because
unknown operation or incompatibility with future versions may
result.
TABLE 1 – BURST DEFINITION
Burst
Length
2
A1
0
0
1
1
A1
0
0
1
1
0
0
1
1
n = A
0-9/8/7
(location 0-y)
Starting Column
Address
A0
0
1
A0
0
1
0
1
A0
0
1
0
1
0
1
0
1
Order of Accesses Within a Burst
Type = Sequential
Type = Interleaved
0-1
1-0
0-1-2-3
1-2-3-0
2-3-0-1
3-0-1-2
0-1-2-3-4-5-6-7
1-2-3-4-5-6-7-0
2-3-4-5-6-7-0-1
3-4-5-6-7-0-1-2
4-5-6-7-0-1-2-3
5-6-7-0-1-2-3-4
6-7-0-1-2-3-4-5
7-0-1-2-3-4-5-6
Cn, Cn + 1, Cn + 2
Cn + 3, Cn + 4...
…Cn - 1, Cn…
0-1
1-0
0-1-2-3
1-0-3-2
2-3-0-1
3-2-1-0
0-1-2-3-4-5-6-7
1-0-3-2-5-4-7-6
2-3-0-1-6-7-4-5
3-2-1-0-7-6-5-4
4-5-6-7-0-1-2-3
5-4-7-6-1-0-3-2
6-7-4-5-2-3-0-1
7-6-5-4-3-2-1-0
Not Supported
WRITE BURST MODE
When M9 = 0, the burst length programmed via M0-M2 applies
to both READ and WRITE bursts; when M9 = 1, the programmed
burst length applies to READ bursts, but write accesses are single-
location (nonburst) accesses.
4
8
A2
0
0
0
0
1
1
1
1
TABLE 2 – CAS LATENCY
ALLOWABLE OPERATING
FREQUENCY (MHz)
SPEED
-100
-125
-133
CAS
LATENCY = 2
75
100
100
CAS
LATENCY = 3
100
125
133
Full
Page
(y)
NOTES:
1. For full-page accesses: y = 256.
2. For a burst length of two, A1-7 select the block-of-two burst; A0 selects the starting column
within the block.
3. For a burst length of four, A2-7 select the block-of-four burst; A0-1 select the starting column
within the block.
4. For a burst length of eight, A3-7 select the block-of-eight burst; A0-2 select the starting column
within the block.
5. For a full-page burst, the full row is selected and A0-7 select the starting column.
6. Whenever a boundary of the block is reached within a given sequence above, the following
access wraps within the block.
7. For a burst length of one, A0-7 select the unique column to be accessed, and Mode Register bit
M3 is ignored.
COMMANDS
The Truth Table provides a quick reference of available commands.
This is followed by a written description of each command. Three
additional Truth Tables appear following the Operation section;
these tables provide current state/next state information.
COMMAND INHIBIT
The COMMAND INHIBIT function prevents new commands from
being executed by the SDRAM, regardless of whether the CK
signal is enabled. The SDRAM is effectively deselected. Operations
already in progress are not affected.
CAS LATENCY
The CAS latency is the delay, in clock cycles, between the
registration of a READ command and the availability of the
rst
piece of output data. The latency can be set to two or three clocks.
If a READ command is registered at clock edge n, and the latency
Microsemi Corporation reserves the right to change products or specifications without notice.
February 2011
Rev. 3
© 2011 Microsemi Corporation. All rights reserved.
5
NO OPERATION (NOP)
The NO OPERATION (NOP) command is used to perform a NOP
to an SDRAM which is selected (CS# is LOW). This prevents
unwanted commands from being registered during idle or wait
states. Operations already in progress are not affected.
Microsemi Corporation • (602) 437-1520 • www.whiteedc.com
www.microsemi.com
查看更多>
参数对比
与WEDPN4M72V-125B2M相近的元器件有:WEDPN4M72V-133B2C、WEDPN4M72V-133B2M、WEDPN4M72V-100B2C、WEDPN4M72V-100B2I、WEDPN4M72V-100B2M、WEDPN4M72V-125B2C、WEDPN4M72V-125B2I、WEDPN4M72V-133B2I。描述及对比如下:
型号 WEDPN4M72V-125B2M WEDPN4M72V-133B2C WEDPN4M72V-133B2M WEDPN4M72V-100B2C WEDPN4M72V-100B2I WEDPN4M72V-100B2M WEDPN4M72V-125B2C WEDPN4M72V-125B2I WEDPN4M72V-133B2I
描述 Synchronous DRAM, 4MX72, 6ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219 Synchronous DRAM, 4MX72, 5.5ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219 Synchronous DRAM, 4MX72, 5.5ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219 Synchronous DRAM, 4MX72, 7ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219 Synchronous DRAM, 4MX72, 7ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219 Synchronous DRAM, 4MX72, 7ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219 Synchronous DRAM, 4MX72, 6ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219 Synchronous DRAM, 4MX72, 6ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219 Synchronous DRAM, 4MX72, 5.5ns, CMOS, PBGA219, 21 X 21 MM, PLASTIC, BGA-219
是否无铅 含铅 含铅 含铅 含铅 含铅 含铅 含铅 含铅 含铅
是否Rohs认证 不符合 不符合 不符合 不符合 不符合 不符合 不符合 不符合 不符合
零件包装代码 BGA BGA BGA BGA BGA BGA BGA BGA BGA
包装说明 BGA, BGA219,16X16,50 BGA, BGA219,16X16,50 BGA, BGA, BGA219,16X16,50 BGA, BGA219,16X16,50 BGA, BGA219,16X16,50 BGA, BGA, BGA219,16X16,50 BGA,
针数 219 219 219 219 219 219 219 219 219
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
访问模式 FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST
最长访问时间 6 ns 5.5 ns 5.5 ns 7 ns 7 ns 7 ns 6 ns 6 ns 5.5 ns
其他特性 AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
JESD-30 代码 S-PBGA-B219 S-PBGA-B219 S-PBGA-B219 S-PBGA-B219 S-PBGA-B219 S-PBGA-B219 S-PBGA-B219 S-PBGA-B219 S-PBGA-B219
内存密度 301989888 bit 301989888 bit 301989888 bit 301989888 bit 301989888 bit 301989888 bit 301989888 bit 301989888 bit 301989888 bit
内存集成电路类型 SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM
内存宽度 72 72 72 72 72 72 72 72 72
功能数量 1 1 1 1 1 1 1 1 1
端口数量 1 1 1 1 1 1 1 1 1
端子数量 219 219 219 219 219 219 219 219 219
字数 4194304 words 4194304 words 4194304 words 4194304 words 4194304 words 4194304 words 4194304 words 4194304 words 4194304 words
字数代码 4000000 4000000 4000000 4000000 4000000 4000000 4000000 4000000 4000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 125 °C 70 °C 125 °C 70 °C 85 °C 125 °C 70 °C 85 °C 85 °C
最低工作温度 -55 °C - -55 °C - -40 °C -55 °C - -40 °C -40 °C
组织 4MX72 4MX72 4MX72 4MX72 4MX72 4MX72 4MX72 4MX72 4MX72
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA BGA BGA BGA BGA BGA BGA BGA
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
自我刷新 YES YES YES YES YES YES YES YES YES
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 MILITARY COMMERCIAL MILITARY COMMERCIAL INDUSTRIAL MILITARY COMMERCIAL INDUSTRIAL INDUSTRIAL
端子形式 BALL BALL BALL BALL BALL BALL BALL BALL BALL
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
厂商名称 Microsemi - - Microsemi Microsemi Microsemi Microsemi Microsemi Microsemi
最大时钟频率 (fCLK) 125 MHz 133 MHz - 100 MHz 100 MHz 100 MHz - 125 MHz -
I/O 类型 COMMON COMMON - COMMON COMMON COMMON - COMMON -
输出特性 3-STATE 3-STATE - 3-STATE 3-STATE 3-STATE - 3-STATE -
封装等效代码 BGA219,16X16,50 BGA219,16X16,50 - BGA219,16X16,50 BGA219,16X16,50 BGA219,16X16,50 - BGA219,16X16,50 -
电源 3.3 V 3.3 V - 3.3 V 3.3 V 3.3 V - 3.3 V -
刷新周期 4096 4096 - 4096 4096 4096 - 4096 -
端子节距 1.27 mm 1.27 mm - 1.27 mm 1.27 mm 1.27 mm - 1.27 mm -
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消