首页 > 器件类别 > 存储 > 存储

WSE128K16-73H1I

Memory Circuit, 128KX16, CMOS, CPGA66, 1.075 X 1.075 INCH, PGA TYPE, HERMETIC SEALED, CERAMIC, HIP-66

器件类别:存储    存储   

厂商名称:Microsemi

厂商官网:https://www.microsemi.com

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
零件包装代码
PGA
包装说明
PGA,
针数
66
Reach Compliance Code
unknown
其他特性
ALSO CONTAINS 128K X 16 BIT SRAM
JESD-30 代码
S-CPGA-P66
JESD-609代码
e4
长度
27.3 mm
内存密度
2097152 bit
内存集成电路类型
MEMORY CIRCUIT
内存宽度
16
功能数量
1
端子数量
66
字数
131072 words
字数代码
128000
工作模式
ASYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
128KX16
封装主体材料
CERAMIC, METAL-SEALED COFIRED
封装代码
PGA
封装形状
SQUARE
封装形式
GRID ARRAY
峰值回流温度(摄氏度)
NOT SPECIFIED
认证状态
Not Qualified
座面最大高度
4.34 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
NO
技术
CMOS
温度等级
INDUSTRIAL
端子面层
GOLD
端子形式
PIN/PEG
端子节距
2.54 mm
端子位置
PERPENDICULAR
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
27.3 mm
Base Number Matches
1
文档预览
White Electronic Designs
128Kx16 SRAM/EEPROM MODULE
FEATURES
Access Times of 35ns (SRAM) and 150ns (EEPROM)
Access Times of 45ns (SRAM) and 120ns (EEPROM)
Access Times of 70ns (SRAM) and 300ns (EEPROM)
Packaging
• 66 pin, PGA Type, 1.075" square HIP, Hermetic
Ceramic HIP (H1) (Package 400)
• 68 lead, Hermetic CQFP (G2T), 22mm (0.880")
square (Package 509). Designed to
t JEDEC 68
lead 0.990" CQFJ footprint (FIGURE 2)
128Kx16 SRAM
128Kx16 EEPROM
Organized as 128Kx16 of SRAM and 128Kx16 of
EEPROM Memory with separate Data Buses
Both blocks of memory are User Configurable as
256Kx8
Low Power CMOS
WSE128K16-XXX
PRELIMINARY*
Commercial, Industrial and Military Temperature
Ranges
TTL Compatible Inputs and Outputs
Built-in Decoupling Caps and Multiple Ground Pins
for Low Noise Operation
Weight - 13 grams typical
EEPROM MEMORY FEATURES
Write Endurance 10,000 Cycles
Data Retention at 25°C, 10 Years
Low Power CMOS Operation
Automatic Page Write Operation
Page Write Cycle Time 10ms Max.
Data Polling for End of Write Detection
Hardware and Software Data Protection
TTL Compatible Inputs and Outputs
* This product is under development, is not qualified or characterized and is subject to
change without notice.
FIGURE 1 – WSE128K16-XH1X PIN
CONFIGURATION
Top View
1
SD
8
SD
9
SD
10
A
13
A
14
A
15
A
16
NC
SD
0
SD
1
SD
2
11
22
12
SWE
2
#
SCS
2
#
GND
SD
11
A
10
A
11
A
12
V
CC
SCS
1
#
NC
SD
3
33
23
SD
15
SD
14
SD
13
SD
12
OE#
NC
SWE#
1
SD
7
SD
6
SD
5
SD
4
ED
8
ED
9
ED
10
A
6
A
7
NC
A
8
A
9
ED
0
ED
1
ED
2
44
34
V
CC
ECS
2
#
EWE
2
#
ED
11
A
3
A
4
A
5
EWE
1
#
ECS
1
#
GND
ED
3
55
45
ED
15
ED
14
ED
13
ED
12
A
0
A
1
A
2
ED
7
ED
6
ED
5
ED
5
66
56
PIN DESCRIPTION
ED
0-15
SD
0-15
A
0-16
SWE#
1-2
SCS#
1-2
OE#
V
CC
GND
NC
EWE#
1-2
ECS#
1-2
EEPROM Data Inputs/Outputs
SRAM Data Inputs/Outputs
Address Inputs
SRAM Write Enable
SRAM Chip Selects
Output Enable
Power Supply
Ground
Not Connected
EEPROM Write Enable
EEPROM Chip Select
BLOCK DIAGRAM
SWE
1
# SCS
1
#
OE#
A
0-16
128K x 8
SRAM
128K x 8
SRAM
128K x 8
EEPROM
128K x 8
EEPROM
SWE
2
# SCS
2
#
EWE
1
# ECS
1
#
EWE
2
# ECS
2
#
8
8
8
8
SD
0 - 7
SD
8 - 1 5
ED
0 - 7
ED
8 - 1 5
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2005
Rev. 3
1
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
FIGURE 2 WSE128K16-XG2TX PIN CONFIGURATION
Top View
NC
A
0
A
1
A
2
A
3
A
4
A
5
ECS
1
#
GND
ECS
2
#
SWE
1
#
A
6
A
7
A
8
A
9
A
10
V
CC
WSE128K16-XXX
PRELIMINARY
PIN DESCRIPTION
ED
0-15
SD
0-15
A
0-16
SWE#
1-2
SCS#
1-2
OE#
V
CC
GND
NC
EWE#
1-2
ECS#
1-2
EEPROM Data Inputs/Outputs
SRAM Data Inputs/Outputs
Address Inputs
SRAM Write Enable
SRAM Chip Selects
Output Enable
Power Supply
Ground
Not Connected
EEPROM Write Enable
EEPROM Chip Select
9 8 7 6 5 4 3 2 1 68 67 66 65 64 63 62 61
SD
0
SD
1
SD
2
SD
3
SD
4
SD
5
SD
6
SD
7
GND
SD
8
SD
9
SD
10
SD
11
SD
12
SD
13
SD
14
SD
15
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
A
16
SCS
1
#
OE#
SCS
2
#
NC
SWE
2
#
EWE
1
#
EWE
2
#
NC
NC
NC
A
12
A
13
A
14
A
15
A
11
ED
0
ED
1
ED
2
ED
3
ED
4
ED
5
ED
6
ED
7
GND
ED
8
ED
9
ED
10
ED
11
ED
12
ED
13
ED
14
ED
15
OE#
A
0-16
BLOCK DIAGRAM
SWE
1
# SCS
1
#
SWE
2
# SCS
2
#
EWE
1
# ECS
1
#
EWE
2
# ECS
2
#
V
CC
128K x 8
SRAM
128K x 8
SRAM
128K x 8
EEPROM
128K x 8
EEPROM
8
8
8
8
SD
0 - 7
SD
8 - 1 5
ED
0 - 7
ED
8 - 1 5
0.940"
The WEDC 68 lead G2T CQFP
lls the same
t and
function as the JEDEC 68 lead CQFJ or 68 PLCC. But
the G2T has the TCE and lead inspection advantage
of the CQFP form.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2005
Rev. 3
2
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
ABSOLUTE MAXIMUM RATINGS
Parameter
Operating Temperature
Storage Temperature
Signal Voltage Relative to GND
Junction Temperature
Supply Voltage
Symbol
T
A
T
STG
V
G
T
J
V
CC
Min
-55
-65
-0.5
-0.5
Max
+125
+150
V
CC
+0.5
150
7.0
Unit
°C
°C
V
°C
V
Parameter
Supply Voltage
Input High Voltage
Input Low Voltage
Operating Temp. (Mil.)
WSE128K16-XXX
PRELIMINARY
RECOMMENDED OPERATING CONDITIONS
Symbol
V
CC
V
IH
V
IL
T
A
Min
4.5
2.0
-0.3
-55
Max
5.5
V
CC
+ 0.3
+0.8
+125
Unit
V
V
V
°C
EEPROM TRUTH TABLE
CAPACITANCE
T
A
= +25°C
Parameter
OE# capacitance
WE#
1-4
capacitance
HIP (PGA)
CQFP G2T
CS#
1-4
capacitance
Data I/O capacitance
Address input capacitance
Symbol Conditions
C
OE
V
IN
= 0 V, f = 1.0 MHz
C
WE
C
CS
C
I/O
C
AD
V
IN
= 0 V, f = 1.0 MHz
V
IN
= 0 V, f = 1.0 MHz
V
I/O
= 0 V, f = 1.0 MHz
V
IN
= 0 V, f = 1.0 MHz
Max Unit
50 pF
20
20
20
20
50
pF
pF
pF
pF
CS#
H
L
L
X
X
X
OE#
X
L
H
H
X
L
WE#
X
H
L
X
H
X
Mode
Standby
Read
Write
Out Disable
Write
Inhibit
Data I/O
High Z
Data Out
Data In
High Z/Data Out
SRAM TRUTH TABLE
SCS# OE# SWE#
H
X
X
L
L
H
L
H
H
Mode
Standby
Read
Read
Data I/O
High Z
Data Out
High Z
Power
Standby
Active
Active
This parameter is guaranteed by design but not tested.
L
X
L
Write
Data In
Active
DC CHARACTERISTICS
V
CC
= 5.0V, GND = 0V, -55°C
T
A
+125°C
Parameter
Input Leakage Current
Output Leakage Current
SRAM Operating Supply Current x 16 Mode
Standby Current
(35 to 45ns)
SRAM Output Low Voltage
(70ns)
(35 to 45ns)
SRAM Output High Voltage
(70ns)
EEPROM Operating Supply Current x 16 Mode
EEPROM Output Low Voltage
EEPROM Output High Voltage
Symbol
I
LI
I
LO
I
CC
x16
ISB
V
OL
V
OL
V
OH
V
OH
I
CC1
V
OL
V
OH1
Conditions
V
CC
= 5.5, V
IN
= GND to V
CC
SCS# = V
IH
, OE# = V
IH
, V
OUT
= GND to V
CC
SCS# = V
IL
, OE# = ECS# = V
IH
, f = 5MHz, V
CC
= 5.5
ECS# = SCS# = V
IH
, OE# = V
IH
, f = 5MHz, V
CC
= 5.5
I
OL
= 8.0mA, V
CC
= 4.5
I
OL
= 2.1mA, V
CC
= 4.5
I
OH
= -4.0mA, V
CC
= 4.5
I
OH
= -1mA, V
CC
= 4.5
ECS# = V
IL
, OE# = SCS# = V
IH
I
OL
= 2.1 mA, V
CC
= 4.5V
I
OH
= 400
μA,
V
CC
= 4.5V
Min
Max
10
10
360
31.2
0.4
0.4
Unit
μA
μA
mA
mA
V
V
V
V
mA
V
V
2.4
2.4
155
0.45
2.4
NOTES:
1. The I
CC
current listed includes both the DC operating current and the frequency dependent component (@ 5 MHz).
The frequency component typically is less than 2 mA/MHz, with OE at V
IH
.
2. DC test conditions: V
IL
= 0.3V, V
IH
= V
CC
- 0.3V
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2005
Rev. 3
3
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
SRAM AC CHARACTERISTICS
V
CC
= 5.0V, GND = 0V, -55°C
T
A
+125°C
Parameter
Read Cycle
Read Cycle Time
Address Access Time
Output Hold from Address Change
Chip Select Access Time
Output Enable to Output Valid
Chip Select to Output in Low Z
Output Enable to Output in Low Z
Chip Disable to Output in High Z
Output Disable to Output in High Z
1. This parameter is guaranteed by design but not tested.
WSE128K16-XXX
PRELIMINARY
Symbol
t
RC
t
AA
t
OH
t
ACS
t
OE
t
CLZ1
t
OLZ1
t
CHZ1
t
OHZ1
-35
Min
35
35
0
35
20
3
0
20
20
3
0
0
Max
Min
45
-45
Max
45
5
45
25
5
5
20
20
Min
70
-70
Max
70
70
35
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
25
25
SRAM AC CHARACTERISTICS
V
CC
= 5.0V, GND = 0V, -55°C
T
A
+125°C
Parameter
Write Cycle
Write Cycle Time
Chip Select to End of Write
Address Valid to End of Write
Data Valid to End of Write
Write Pulse Width
Address Setup Time
Address Hold Time
Output Active from End of Write
Write Enable to Output in High Z
Data Hold Time
1. This parameter is guaranteed by design but not tested.
Symbol
t
WC
t
CW
t
AW
t
DW
t
WP
t
AS
t
AH
t
OW1
t
WHZ1
t
DH
-35
Min
35
25
25
20
25
0
0
4
0
Max
Min
45
30
30
25
30
0
0
4
0
-45
Max
Min
70
60
60
30
50
5
5
5
0
-70
Max
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
20
25
25
FIGURE 3 – AC TEST CIRCUIT
I
OL
Current Source
AC TEST CONDITIONS
Parameter
Input Pulse Levels
Input Rise and Fall
Input and Output Reference Level
Output Timing Reference Level
Typ
V
IL
= 0, V
IH
= 3.0
5
1.5
1.5
Unit
V
ns
V
V
D.U.T.
C
eff
= 50 pf
V
Z
≈ 1.5V
(Bipolar Supply)
I
OH
Current Source
NOTES:
V
Z
is programmable from -2V to +7V.
I
OL
& I
OH
programmable from 0 to 16mA.
Tester Impedance Z0 = 75
Ω.
V
Z
is typically the midpoint of V
OH
and V
OL
.
I
OL
& I
OH
are adjusted to simulate a typical resistive load circuit.
ATE tester includes jig capacitance.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2005
Rev. 3
4
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
FIGURE 4 – SRAM READ CYCLES
WSE128K16-XXX
PRELIMINARY
t
RC
ADDRESS
t
RC
ADDRESS
t
AA
t
OH
SRAM
DATA I/O
PREVIOUS DATA VALID
DATA VALID
SOE#
SRAM
DATA I/O
SCS#
t
AA
t
ACS
t
CLZ
t
OE
t
OLZ
HIGH IMPEDANCE
t
CHZ
t
OHZ
DATA VALID
READ CYCLE 1, (SCS# = OE# = V
IL
, SWE# = V
IH
)
READ CYCEL 2, (SWE# = V
IH
)
FIGURE 5 – SRAM WRITE CYCLE SWE# CONTROLLED
t
WC
ADDRESS
SCS#
t
AW
t
CW
t
AS
t
WP
t
WHZ
t
DW
t
AH
SWE#
SRAM
DATA I/O
t
DH
t
OW
DATA VALID
WRITE CYCLE 1, SWE# CONTROLLED
FIGURE 6 – SRAM WRITE CYCEL SCS# CONTROLLED
ADDRESS
t
AS
SCS#
SWE#
t
DW
SRAM
DATA I/O
t
DH
t
AW
t
CW
t
WP
t
WC
t
AH
DATA VALID
WRITE CYCLE 2, SCS# CONTROLLED
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2005
Rev. 3
5
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
查看更多>
下面的问题该怎么该啊?急
#include reg52.h #define uchar unsigned char #def...
天天ok 电子竞赛
谁有OrCAD做的STM32F103LQFP100的原理图封装
正在计划应用STM32F103VB到新的产品开发中,时间紧迫.哪位...
916114 stm32/stm8
M12千兆以太网 引脚定义
请问你们知道M12 8芯千兆以太网的引脚定义吗?多谢多谢。 M12千兆以太网 引脚定义 ...
xiaoxiao2211 工控电子
【安信可NB-IoT开发板EC-01F-Kit测评】上电和串口测试
1. 连接和测试 再开箱之后获得的资料还是不全,对于板子的使用不是很清楚,还需要测试一...
北方 RF/无线
三大经典无线收发模块性能比较【ZT】
本帖最后由 paulhyde 于 2014-9-15 09:07 编辑 三大经典无线收发模块性能...
yewen521 电子竞赛
【翌创ET6001】软件IO翻转速度
在flash中执行 #if defined(CLK_200M_D) SystemFlash...
majorshu 国产芯片交流
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消