首页 > 器件类别 >

X2816CEI-15

5 Volt, Byte Alterable E2PROM

厂商名称:Xicon Passive Components

厂商官网:http://www.xicor.com

下载文档
文档预览
X2816C
16K
X2816C
5 Volt, Byte Alterable E
2
PROM
DESCRIPTION
2048 x 8 Bit
FEATURES
90ns Access Time
Simple Byte and Page Write
—Single 5V Supply
—No External High Voltages or V
PP
Control
Circuits
—Self-Timed
—No Erase Before Write
—No Complex Programming Algorithms
—No Overerase Problem
High Performance Advanced NMOS Technology
Fast Write Cycle Times
—16 Byte Page Write Operation
—Byte or Page Write Cycle: 5ms Typical
—Complete Memory Rewrite: 640ms Typical
—Effective Byte Write Cycle Time: 300
µ
s
Typical
DATA
Polling
—Allows User to Minimize Write Cycle Time
JEDEC Approved Byte-Wide Pinout
High Reliability
—Endurance: 10,000 Cycles
—Data Retention: 100 Years
The Xicor X2816C is a 2K x 8 E
2
PROM, fabricated with
an advanced, high performance N-channel floating gate
MOS technology. Like all Xicor Programmable nonvola-
tile memories it is a 5V only device. The X2816C
features the JEDEC approved pinout for byte-wide
memories, compatible with industry standard RAMs,
ROMs and EPROMs.
The X2816C supports a 16-byte page write operation,
typically providing a 300µs/byte write cycle, enabling the
entire memory to be written in less than 640ms. The
X2816C also features
DATA
Polling, a system software
support scheme used to indicate the early completion of
a write cycle.
Xicor E
2
PROMs are designed and tested for applica-
tions requiring extended endurance. Inherent data re-
tention is greater than 100 years.
PIN CONFIGURATION
LCC
PLCC
VCC
WE
NC
NC
NC
PLASTIC DIP
SOIC
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
X2816C
24
23
22
21
20
19
18
17
16
15
14
13
VCC
A8
A9
WE
OE
A10
CE
I/O7
I/O6
I/O5
I/04
I/O3
3852 FHD F02.1
4
A6
A5
A4
A3
A2
A1
A0
NC
I/O0
5
6
7
8
9
10
11
12
3
2
1 32 31 30
29
28
27
26
A8
A9
NC
NC
OE
A10
CE
I/O7
I/O6
X2816C
13
21
14 15 16 17 18 19 20
I/O1
I/O2
VSS
NC
I/O3
I/O4
I/O5
NC
A7
25
24
23
22
3852 FHD F03
©Xicor, 1995 Patents Pending
3852-1.4 3/27/96 T2/C3/D5 NS
1
Characteristics subject to change without notice
X2816C
PIN DESCRIPTIONS
Addresses (A
0
–A
10
)
The Address inputs select an 8-bit memory location
during a read or write operation.
Chip Enable (CE)
The Chip Enable input must be LOW to enable all
read/write operations. When
CE
is HIGH, power con-
sumption is reduced.
Output Enable (OE)
The Output Enable input controls the data output buffers
and is used to initiate read operations.
PIN NAMES
Symbol
A
0
–A
10
I/O
0
–I/O
7
WE
CE
OE
V
CC
V
SS
NC
Description
Address Inputs
Data Input/Output
Write Enable
Chip Enable
Output Enable
+5V
Ground
No Connect
3852 PGM T01
FUNCTIONAL DIAGRAM
X BUFFERS
LATCHES AND
DECODER
A0–A10
ADDRESS
INPUTS
Y BUFFERS
LATCHES AND
DECODER
16,384-BIT
E2PROM
ARRAY
I/O BUFFERS
AND LATCHES
I/O0–I/O7
DATA INPUTS/OUTPUTS
CE
OE
WE
VCC
VSS
CONTROL
LOGIC
3852 FHD F01
2
X2816C
DEVICE OPERATION
Read
Read operations are initiated by both
OE
and
CE
LOW
and
WE
HIGH. The read operation is terminated by
either
CE
or
OE
returning HIGH. This two line control
architecture eliminates bus contention in a system envi-
ronment. The data bus will be in a high impedance state
when either
OE
or
CE
is HIGH.
Write
Write operations are initiated when both
CE
and
WE
are
LOW and
OE
is HIGH. The X2816C supports both a
CE
and
WE
controlled write cycle. That is, the address is
latched by the falling edge of either
CE
or
WE,
whichever
occurs last. Similarly, the data is latched internally by the
rising edge of either
CE
or
WE,
whichever occurs first.
A byte write operation, once initiated, will automatically
continue to completion, typically within 5ms.
Page Write Operation
The page write feature of the X2816C allows the entire
memory to be typically written in 640ms. Page write
allows two to sixteen bytes of data to be consecutively
written to the X2816C prior to the commencement of the
internal programming cycle. Although the host system
may read data from any other device in the system to
transfer to the X2816C, the destination page address of
the X2816C should be the same on each subsequent
strobe of the
WE
and
CE
inputs. That is, A
4
through A
10
must be the same for each transfer of data to the
X2816C during a page write cycle.
The page write mode can be entered during any write
operation. Following the initial byte write cycle, the host
can write an additional one to fifteen bytes in the same
manner as the first byte was written. Each successive
byte load cycle, started by the
WE
HIGH to LOW
transition, must begin within 20µs of the falling edge of
the preceding
WE.
If a subsequent
WE
HIGH to LOW
transition is not detected within 20µs, the internal auto-
matic programming cycle will commence. There is no
page write window limitation. The page write window is
infinitely wide, so long as the host continues to access
the device within the byte load cycle time of 20µs.
DATA
Polling
The X2816C features
DATA
Polling as a method to
indicate to the host system that the byte write or page
write cycle has completed.
DATA
Polling allows a simple
bit test operation to determine the status of the X2816C,
eliminating additional interrupt inputs or external hard-
ware. During the internal programming cycle, any at-
tempt to read the last byte written will produce the
complement of that data on I/O
7
(i.e., write data = 0xxx
xxxx, read data = 1xxx xxxx). Once the programming
cycle is complete, I/O
7
will reflect true data.
WRITE PROTECTION
There are three features that protect the nonvolatile data
from inadvertent writes.
• Noise Protection—A
WE
pulse which is typically
less than 10ns will not initiate a write cycle.
• V
CC
Sense—All functions are inhibited when V
CC
is
≤3V,
typically.
• Write Inhibit—Holding either
OE
LOW,
WE
HIGH,
or
CE
HIGH during power-up and power-down, will
inhibit inadvertent writes. Write cycle timing specifi-
cations must be observed concurrently.
ENDURANCE
Xicor E
2
PROMs are designed and tested for applica-
tions requiring extended endurance.
3
X2816C
SYSTEM CONSIDERATIONS
Because the X2816C is frequently used in large memory
arrays, it is provided with a two line control architecture
for both read and write operations. Proper usage can
provide the lowest possible power dissipation and elimi-
nate the possibility of contention where multiple I/O pins
share the same bus.
To gain the most benefit, it is recommended that
CE
be
decoded from the address bus and be used as the
primary device selection input. Both
OE
and
WE
would
then be common among all devices in the array. For a
read operation this assures that all deselected devices
are in their standby mode and that only the selected
device(s) is outputting data on the bus.
Because the X2816C has two power modes, standby
and active, proper decoupling of the memory array is of
prime concern. Enabling
CE
will cause transient current
spikes. The magnitude of these spikes is dependent on
the output capacitive loading of the l/Os. Therefore, the
larger the array sharing a common bus, the larger the
transient spikes. The voltage peaks associated with the
current transients can be suppressed by the proper
selection and placement of decoupling capacitors. As a
minimum, it is recommended that a 0.1µF high fre-
quency ceramic capacitor be used between V
CC
and
V
SS
at each device. Depending on the size of the array,
the value of the capacitor may have to be larger.
In addition, it is recommended that a 4.7µF electrolytic
bulk capacitor be placed between V
CC
and V
SS
for each
eight devices employed in the array. This bulk capacitor
is employed to overcome the voltage droop caused by
the inductive effects of the PC board traces.
4
X2816C
ABSOLUTE MAXIMUM RATINGS*
Temperature under Bias
X2816C ....................................... –10°C to +85°C
X2816CI ..................................... –65°C to +135°C
Storage Temperature ....................... –65°C to +150°C
Voltage on any Pin with
Respect to V
SS
.................................. –1V to +7V
D.C. Output Current ............................................. 5mA
Lead Temperature (Soldering, 10 seconds)...... 300°C
RECOMMENDED OPERATING CONDITIONS
Temperature
Commercial
Industrial
Min.
0°C
–40°C
Max.
+70°C
+85°C
3852 PGM T02.2
*COMMENT
Stresses above those listed under “Absolute Maximum
Ratings” may cause permanent damage to the device.
This is a stress rating only and the functional operation of
the device at these or any other conditions above those
indicated in the operational sections of this specification is
not implied. Exposure to absolute maximum rating condi-
tions for extended periods may affect device reliability.
Supply Voltage
X2816C
Limits
5V
±10%
3852 PGM T03.1
D.C. OPERATING CHARACTERISTICS
(Over recommended operating conditions unless otherwise specified.)
Limits
Symbol
I
CC
Parameter
V
CC
Current (Active)
Min.
Typ.
(1)
70
Max.
110
Units
mA
Test Conditions
CE
=
OE
= V
IL
All I/O’s = Open
Other Inputs = V
CC
CE
= V
IH
,
OE
= V
IL
All I/O’s = Open
Other Inputs = V
CC
V
IN
= V
SS
to V
CC
V
OUT
= V
SS
to V
CC
,
CE
= V
IH
I
SB1
V
CC
Current (Standby)
35
50
mA
I
LI
I
LO
V
lL(2)
V
IH(2)
V
OL
V
OH
Input Leakage Current
Output Leakage Current
Input LOW Voltage
Input HIGH Voltage
Output LOW Voltage
Output HIGH Voltage
–1
2
2.4
10
10
0.8
V
CC
+1
0.4
µA
µA
V
V
V
V
I
OL
= 2.1mA
I
OH
= –400µA
3852 PGM T02.2
Notes:
(1) Typical values are for T
A
= 25°C and nominal supply voltage and are not tested.
(2) V
IL
min. and V
IH
max. are for reference only and are not tested.
5
查看更多>
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消