首页 > 器件类别 > 可编程逻辑器件 > 可编程逻辑

XAC2C128-8VQG100Q

FLASH PLD, 7.5 ns, PQFP100
闪存可编程逻辑器件, 7.5 ns, PQFP100

器件类别:可编程逻辑器件    可编程逻辑   

厂商名称:XILINX(赛灵思)

厂商官网:https://www.xilinx.com/

器件标准:

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
XILINX(赛灵思)
零件包装代码
QFP
包装说明
14 X 14 MM, 0.50 MM PITCH, LEAD FREE, VQFP-100
针数
100
Reach Compliance Code
compli
其他特性
YES
系统内可编程
YES
JESD-30 代码
S-PQFP-F100
JESD-609代码
e3
JTAG BST
YES
长度
14 mm
湿度敏感等级
3
专用输入次数
I/O 线路数量
80
宏单元数
128
端子数量
100
最高工作温度
125 °C
最低工作温度
-40 °C
组织
0 DEDICATED INPUTS, 80 I/O
输出函数
MACROCELL
封装主体材料
PLASTIC/EPOXY
封装代码
QFF
封装等效代码
TQFP100,.63SQ
封装形状
SQUARE
封装形式
FLATPACK
峰值回流温度(摄氏度)
260
电源
1.5/3.3,1.8 V
可编程逻辑类型
FLASH PLD
传播延迟
7.5 ns
认证状态
Not Qualified
筛选级别
AEC-Q100
座面最大高度
1.2 mm
最大供电电压
1.9 V
最小供电电压
1.7 V
标称供电电压
1.8 V
表面贴装
YES
技术
CMOS
温度等级
AUTOMOTIVE
端子面层
Matte Tin (Sn)
端子形式
FLAT
端子节距
0.5 mm
端子位置
QUAD
处于峰值回流温度下的最长时间
30
宽度
14 mm
文档预览
0
R
XA2C128 CoolRunner-II
Automotive CPLD
0
0
DS554 (v1.2) June 9, 2009
Product Specification
Refer to the CoolRunner™-II Automotive CPLD family data
sheet for architecture description.
WARNING: Programming temperature range of
T
A
= 0° C to +70° C.
Features
AEC-Q100 device qualification and full PPAP support
available in both I-grade and extended temperature
Q-grade
Guaranteed to meet full electrical specifications over
T
A
= –40°C to +105°C with T
J
Maximum = +125°C
(Q-grade)
Optimized for 1.8V systems
Industry’s best 0.18 micron CMOS CPLD
- Optimized architecture for effective logic synthesis
- Multi-voltage I/O operation — 1.5V to 3.3V
Available in the following package options
- 100-pin VQFP with 80 user I/O
- 132-ball CP (0.5 mm) BGA with 100 user I/O
- Pb-free only for all packages
Advanced system features
- Fastest in system programming
·
1.8V ISP using IEEE 1532 (JTAG) interface
- IEEE1149.1 JTAG Boundary Scan Test
- Optional Schmitt-trigger input (per pin)
- Unsurpassed low power management
·
DataGATE enable (DGE) signal control
- Two separate I/O banks
- RealDigital 100% CMOS product term generation
- Flexible clocking modes
·
Optional DualEDGE triggered registers
·
Clock divider (divide by 2,4,6,8,10,12,14,16)
·
CoolCLOCK
- Global signal options with macrocell control
·
Multiple global clocks with phase selection per
macrocell
·
Multiple global output enables
·
Global set/reset
- Advanced design security
- Open-drain output option for Wired-OR and LED
drive
- PLA architecture
·
Superior pinout retention
·
100% product term routability across function
block
- Optional bus-hold, 3-state or weak pull-up on
selected I/O pins
- Optional configurable grounds on unused I/Os
- Mixed I/O voltages compatible with 1.5V, 1.8V,
2.5V, and 3.3V logic levels
- Hot pluggable
Description
The CoolRunner-II Automotive 128-macrocell device is
designed for both high performance and low power applica-
tions. This lends power savings to high-end communication
equipment and high speed to battery operated devices. Due
to the low power stand-by and dynamic operation, overall
system reliability is improved.
This device consists of eight Function Blocks inter-con-
nected by a low power Advanced Interconnect Matrix (AIM).
The AIM feeds 40 true and complement inputs to each
Function Block. The Function Blocks consist of a 40 by 56
P-term PLA and 16 macrocells which contain numerous
configuration bits that allow for combinational or registered
modes of operation.
Additionally, these registers can be globally reset or preset
and configured as a D or T flip-flop or as a D latch. There
are also multiple clock signals, both global and local product
term types, configured on a per macrocell basis. Output pin
configurations include slew rate limit, bus hold, pull-up,
open drain and programmable grounds. A Schmitt-trigger
input is available on a per input pin basis. In addition to stor-
ing macrocell output states, the macrocell registers may be
configured as direct input registers to store signals directly
from input pins.
Clocking is available on a global or Function Block basis.
Three global clocks are available for all Function Blocks as a
synchronous clock source. Macrocell registers can be indi-
vidually configured to power up to the zero or one state. A
global set/reset control line is also available to asynchro-
nously set or reset selected registers during operation.
Additional local clock, synchronous clock-enable, asynchro-
nous set/reset and output enable signals can be formed
using product terms on a per-macrocell or per-Function
Block basis.
A DualEDGE flip-flop feature is also available on a per mac-
rocell basis. This feature allows high performance synchro-
nous operation based on lower frequency clocking to help
reduce the total power consumption of the device.
Circuitry has also been included to divide one externally
supplied global clock (GCK2) by eight different selections.
This yields divide by even and odd clock frequencies.
© 2006–2009 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other
countries. All other trademarks are the property of their respective owners.
DS554 (v1.2) June 9, 2009
Product Specification
www.xilinx.com
1
R
XA2C128 CoolRunner-II Automotive CPLD
Due to this technology, Xilinx CoolRunner-II Automotive
CPLDs achieve both high-performance and low power oper-
ation.
The use of the clock divide (division by 2) and DualEDGE
flip-flop gives the resultant CoolCLOCK feature.
DataGATE is a method to selectively disable inputs of the
CPLD that are not of interest during certain points in time.
By mapping a signal to the DataGATE function, lower power
can be achieved due to reduction in signal switching.
Another feature that eases voltage translation is I/O bank-
ing. Two I/O banks are available on the CoolRunner-II Auto-
motive 128-macrocell device that permit easy interfacing to
3.3V, 2.5V, 1.8V, and 1.5V devices.
The CoolRunner-II Automotive 128-macrocell CPLD is I/O
compatible with various JEDEC I/O standards (see
Table 1).
This device is also 1.5V I/O compatible with the
use of Schmitt-trigger inputs.
Supported I/O Standards
The CoolRunner-II Automotive 128-macrocell device fea-
tures LVCMOS and LVTTL I/O implementations. See
Table 1
for I/O standard voltages. The LVTTL I/O standard is
a general purpose EIA/JEDEC standard for 3.3V applica-
tions that use an LVTTL input buffer and Push-Pull output
buffer. The LVCMOS standard is used in 3.3V, 2.5V, 1.8V
applications.
Table 1:
I/O Standards for XA2C128
IOSTANDARD Attribute
LVTTL
LVCMOS33
LVCMOS25
LVCMOS18
LVCMOS15
(1)
Output V
CCIO
3.3
3.3
2.5
1.8
1.5
Input V
CCIO
3.3
3.3
2.5
1.8
1.5
RealDigital Design Technology
Xilinx CoolRunner-II Automotive CPLDs are fabricated on a
0.18 micron process technology which is derived from lead-
ing edge FPGA product development. CoolRunner-II Auto-
motive CPLDs employ RealDigital technology, a design
technique that makes use of CMOS technology in both the
fabrication and design methodology. RealDigital technology
employs a cascade of CMOS gates to implement sum of
products instead of traditional sense amplifier methodology.
Notes:
1. LVCMOS15 requires use of Schmitt-trigger inputs.
ICC (mA)
20
10
0
0
50
100
150
DS554_01_052109
Frequency (MHz)
Figure 1:
I
CC
vs Frequency
Table 2:
I
CC
vs Frequency (LVCMOS 1.8V T
A
= 25°C)
(1)
Frequency (MHz)
0
Typical I
CC
(mA)
0.019
25
3.97
50
7.95
75
11.92
100
15.89
150
23.83
Notes:
1. 16-bit up/down, Resetable binary counter (one counter per function block).
DS554 (v1.2) June 9, 2009
Product Specification
www.xilinx.com
2
R
XA2C128 CoolRunner-II Automotive CPLD
Absolute Maximum Ratings
Symbol
V
CC
V
CCIO
V
JTAG(2)
V
CCAUX
V
IN(1)
V
TS(1)
T
STG(3)
T
J
Description
Supply voltage relative to ground
Supply voltage for output drivers
JTAG input voltage limits
JTAG input supply voltage
Input voltage relative to ground
Voltage applied to 3-state output
Storage Temperature (ambient)
Junction Temperature
Value
–0.5 to 2.0
–0.5 to 4.0
–0.5 to 4.0
–0.5 to 4.0
–0.5 to 4.0
–0.5 to 4.0
–65 to +150
+125
Units
V
V
V
V
V
V
°C
°C
Notes:
1. Maximum DC undershoot below GND must be limited to either 0.5V or 10 mA, whichever is easiest to achieve. During transitions,
the device pins may undershoot to –2.0V or overshoot to +4.5V, provided this over or undershoot lasts less than 10 ns and with the
forcing current being limited to 200 mA.
2. Valid over commercial temperature range.
3. For soldering guidelines and thermal considerations, see the
Device Package User Guide.
For Pb-free packages, see
XAPP427.
Recommended Operating Conditions
Symbol
V
CC
Parameter
Supply voltage for internal logic
and input buffers
Industrial T
A
= –40°C to +85°C
Q-Grade T
A
= –40°C to +105°C
T
J
Maximum = +125°C
Min
1.7
1.7
3.0
2.3
1.7
1.4
1.7
Max
1.9
1.9
3.6
2.7
1.9
1.6
3.6
Units
V
V
V
V
V
V
V
V
CCIO
Supply voltage for output drivers @ 3.3V operation
Supply voltage for output drivers @ 2.5V operation
Supply voltage for output drivers @ 1.8V operation
Supply voltage for output drivers @ 1.5V operation
V
CCAUX
Supply voltage for JTAG programming
DC Electrical Characteristics
(Over Recommended Operating Conditions)
Symbol
I
CCSB
I
CCSB
I
CC (1)
C
JTAG
C
CLK
C
IO
I
IL(2)
I
IH(2)
Parameter
Standby current Industrial
Standby current Q-grade
Dynamic current
JTAG input capacitance
Global clock input capacitance
I/O capacitance
Input leakage current
I/O High-Z leakage
Test Conditions
V
CC
= 1.9V, V
CCIO
= 3.6V
V
CC
= 1.9V, V
CCIO
= 3.6V
f = 1 MHz
f = 50 MHz
f = 1 MHz
f = 1 MHz
f = 1 MHz
V
IN
= 0V or V
CCIO
to 3.9V
V
IN
= 0V or V
CCIO
to 3.9V
Typical
60
60
-
-
-
-
-
-
-
Max.
200
1.5
2.0
12
10
12
10
±10
±10
Units
μA
mA
mA
mA
pF
pF
pF
μA
μA
Notes:
1. 16-bit up/down, Resetable binary counter (one counter per function block).
DS554 (v1.2) June 9, 2009
Product Specification
www.xilinx.com
3
R
XA2C128 CoolRunner-II Automotive CPLD
LVCMOS and LVTTL 3.3V DC Voltage Specifications
Symbol
V
CCIO
V
IH
V
IL
V
OH
Parameter
Input source voltage
High level input voltage
Low level input voltage
High level output voltage, Industrial
grade
High level output voltage, Q-grade
V
OL
Low level output voltage, Industrial
grade
Low level output voltage, Q-grade
I
OH
= –8 mA, V
CCIO
= 3V
I
OH
= –0.1 mA, V
CCIO
= 3V
I
OH
= –4 mA, V
CCIO
= 3V
I
OH
= –0.1 mA, V
CCIO
= 3V
I
OL
= 8 mA, V
CCIO
= 3V
I
OL
= 0.1 mA, V
CCIO
= 3V
I
OL
= 4 mA, V
CCIO
= 3V
I
OL
= 0.1 mA, V
CCIO
= 3V
Test Conditions
Min.
3.0
2.0
–0.3
V
CCIO
– 0.4V
V
CCIO
– 0.2V
V
CCIO
– 0.4V
V
CCIO
– 0.2V
-
-
-
-
Max.
3.6
3.9
0.8
-
-
-
-
0.4
0.2
0.4
0.2
Units
V
V
V
V
V
V
V
V
V
V
V
LVCMOS 2.5V DC Voltage Specifications
Symbol
V
CCIO
V
IH
V
IL
V
OH
Parameter
Input source voltage
High level input voltage
Low level input voltage
High level output voltage,
Industrial grade
High level output voltage, Q-grade
V
OL
Low level output voltage,
Industrial grade
Low level output voltage, Q-grade
I
OH
= –8 mA, V
CCIO
= 2.3V
I
OH
= –0.1 mA, V
CCIO
= 2.3V
I
OH
= –4 mA, V
CCIO
= 2.3V
I
OH
= –0.1 mA, V
CCIO
= 2.3V
I
OL
= 8 mA, V
CCIO
= 2.3V
I
OL
= 0.1 mA, V
CCIO
= 2.3V
I
OL
= 4 mA, V
CCIO
= 2.3V
I
OL
= 0.1 mA, V
CCIO
= 2.3V
Test Conditions
Min.
2.3
1.7
–0.3
V
CCIO
0.4V
V
CCIO
– 0.2V
V
CCIO
0.4V
V
CCIO
– 0.2V
-
-
-
-
Max.
2.7
V
CCIO
+ 0.3
(1)
Units
V
V
V
V
V
V
V
V
V
V
V
0.7
-
-
-
-
0.4
0.2
0.4
0.2
1. The V
IH
Max value represents the JEDEC specification for LVCMOS25. The CoolRunner-II input buffer can tolerate up
to 3.9V without physical damage.
DS554 (v1.2) June 9, 2009
Product Specification
www.xilinx.com
4
R
XA2C128 CoolRunner-II Automotive CPLD
LVCMOS 1.8V DC Voltage Specifications
Symbol
V
CCIO
V
IH
V
IL
V
OH
Parameter
Input source voltage
High level input voltage
Low level input voltage
High level output voltage, Industrial
grade
High level output voltage, Q-grade
V
OL
Low level output voltage, Industrial
grade
Low level output voltage, Q-grade
I
OH
= –8 mA, V
CCIO
= 1.7V
I
OH
= –0.1 mA, V
CCIO
= 1.7V
I
OH
= –4 mA, V
CCIO
= 1.7V
I
OH
= –0.1 mA, V
CCIO
= 1.7V
I
OL
= 8 mA, V
CCIO
= 1.7V
I
OL
= 0.1 mA, V
CCIO
= 1.7V
I
OL
= 4 mA, V
CCIO
= 1.7V
I
OL
= 0.1 mA, V
CCIO
= 1.7V
Test Conditions
Min.
1.7
0.65 x V
CCIO
–0.3
V
CCIO
0.45
V
CCIO
0.2
V
CCIO
0.45
V
CCIO
0.2
-
-
-
-
Max.
1.9
V
CCIO
+ 0.3
(1)
Units
V
V
V
V
V
V
V
V
V
V
V
0.35 x V
CCIO
-
-
-
-
0.45
0.2
0.45
0.2
1. The V
IH
Max value represents the JEDEC specification for LVCMOS18. The CoolRunner-II input buffer can tolerate up
to 3.9V without physical damage.
LVCMOS 1.5V DC Voltage Specifications
(1)
Symbol
V
CCIO
V
T+
V
T-
V
OH
High level output voltage,
Industrial grade
High level output voltage, Q-grade
V
OL
High level output voltage,
Industrial grade
High level output voltage, Q-grade
Notes:
1. Hysteresis used on 1.5V inputs.
Parameter
Input source voltage
Input hysteresis threshold voltage
Test Conditions
-
-
-
I
OH
= –8 mA, V
CCIO
= 1.4V
I
OH
= –0.1 mA, V
CCIO
= 1.4V
I
OH
= –4 mA, V
CCIO
= 1.4V
I
OH
= –0.1 mA, V
CCIO
= 1.4V
I
OL
= 8 mA, V
CCIO
= 1.4V
I
OL
= 0.1 mA, V
CCIO
= 1.4V
I
OL
= 4 mA, V
CCIO
= 1.4V
I
OL
= 0.1 mA, V
CCIO
= 1.4V
Min.
1.4
0.5 x V
CCIO
0.2 x V
CCIO
V
CCIO
– 0.45
V
CCIO
– 0.2
V
CCIO
– 0.45
V
CCIO
– 0.2
-
-
-
-
Max.
1.6
0.8 x V
CCIO
0.5 x V
CCIO
-
-
-
-
0.4
0.2
0.4
0.2
Units
V
V
V
V
V
V
V
V
V
V
V
Schmitt Trigger Input DC Voltage Specifications
Symbol
V
CCIO
V
T+
V
T-
Parameter
Input source voltage
Input hysteresis threshold voltage
Test Conditions
-
-
-
Min.
1.4
0.5 x V
CCIO
0.2 x V
CCIO
Max.
3.9
0.8 x V
CCIO
0.5 x V
CCIO
Units
V
V
V
AC Electrical Characteristics Over Recommended Operating Conditions
-7
Symbol
T
PD1
T
PD2
T
SUD
Parameter
Propagation delay single p-term
Propagation delay OR array
Direct input register set-up time
Min.
-
-
4.6
Max.
7.0
7.5
-
Min.
-
-
4.6
-8
Max.
7.0
7.5
-
Units
ns
ns
ns
DS554 (v1.2) June 9, 2009
Product Specification
www.xilinx.com
5
查看更多>
参数对比
与XAC2C128-8VQG100Q相近的元器件有:XA2C128、XA2C128-7CPG132I、XA2C128-7VQG100I、XA2C128-8CPG132Q。描述及对比如下:
型号 XAC2C128-8VQG100Q XA2C128 XA2C128-7CPG132I XA2C128-7VQG100I XA2C128-8CPG132Q
描述 FLASH PLD, 7.5 ns, PQFP100 FLASH PLD, 7.5 ns, PQFP100 FLASH PLD, 7.5 ns, PQFP100 FLASH PLD, 7.5 ns, PQFP100 FLASH PLD, 7.5 ns, PQFP100
端子数量 100 100 132 100 132
组织 0 DEDICATED INPUTS, 80 I/O 0 DEDICATED INPUTS, 80 I/O 0 DEDICATED INPUTS, 100 I/O 0 DEDICATED INPUTS, 80 I/O 0 DEDICATED INPUTS, 100 I/O
可编程逻辑类型 FLASH PLD FLASH PLD FLASH PLD FLASH PLD FLASH PLD
最大供电电压 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V
最小供电电压 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
表面贴装 YES YES YES YES YES
温度等级 AUTOMOTIVE INDUSTRIAL INDUSTRIAL INDUSTRIAL AUTOMOTIVE
端子形式 FLAT GULL WING BALL GULL WING BALL
端子位置 QUAD QUAD BOTTOM QUAD BOTTOM
是否无铅 不含铅 - 不含铅 不含铅 不含铅
是否Rohs认证 符合 - 符合 符合 符合
厂商名称 XILINX(赛灵思) - XILINX(赛灵思) XILINX(赛灵思) -
零件包装代码 QFP - BGA QFP BGA
包装说明 14 X 14 MM, 0.50 MM PITCH, LEAD FREE, VQFP-100 - 8 X 8 MM, 0.50 MM PITCH, LEAD FREE, CSP-132 14 X 14 MM, 0.50 MM PITCH, LEAD FREE, VQFP-100 TFBGA, BGA132,14X14,20
针数 100 - 132 100 132
Reach Compliance Code compli - compli compli compli
其他特性 YES - YES YES YES
系统内可编程 YES - YES YES YES
JESD-30 代码 S-PQFP-F100 - S-PBGA-B132 S-PQFP-G100 S-PBGA-B132
JESD-609代码 e3 - e1 e3 e1
JTAG BST YES - YES YES YES
长度 14 mm - 8 mm 14 mm 8 mm
湿度敏感等级 3 - 3 3 3
I/O 线路数量 80 - 100 80 100
宏单元数 128 - 128 128 128
最高工作温度 125 °C - 85 °C 85 °C 125 °C
最低工作温度 -40 °C - -40 °C -40 °C -40 °C
输出函数 MACROCELL - MACROCELL MACROCELL MACROCELL
封装主体材料 PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QFF - TFBGA TFQFP TFBGA
封装等效代码 TQFP100,.63SQ - BGA132,14X14,20 TQFP100,.63SQ BGA132,14X14,20
封装形状 SQUARE - SQUARE SQUARE SQUARE
封装形式 FLATPACK - GRID ARRAY, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度) 260 - 260 260 260
电源 1.5/3.3,1.8 V - 1.5/3.3,1.8 V 1.5/3.3,1.8 V 1.5/3.3,1.8 V
传播延迟 7.5 ns - 7.5 ns 7.5 ns 7.5 ns
认证状态 Not Qualified - Not Qualified Not Qualified Not Qualified
筛选级别 AEC-Q100 - AEC-Q100 AEC-Q100 AEC-Q100
座面最大高度 1.2 mm - 1.1 mm 1.2 mm 1.1 mm
标称供电电压 1.8 V - 1.8 V 1.8 V 1.8 V
技术 CMOS - CMOS CMOS CMOS
端子面层 Matte Tin (Sn) - Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) Matte Tin (Sn) Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
端子节距 0.5 mm - 0.5 mm 0.5 mm 0.5 mm
处于峰值回流温度下的最长时间 30 - 30 30 30
宽度 14 mm - 8 mm 14 mm 8 mm
ECCN代码 - - EAR99 EAR99 EAR99
最大时钟频率 - - 112 MHz 112 MHz 112 MHz
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消