首页 > 器件类别 > 可编程逻辑器件 > 可编程逻辑

XC7K70T-2FBG484E

Field Programmable Gate Array, PBGA484, LEAD FREE, FBGA-484

器件类别:可编程逻辑器件    可编程逻辑   

厂商名称:XILINX(赛灵思)

厂商官网:https://www.xilinx.com/

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
XILINX(赛灵思)
零件包装代码
BGA
包装说明
,
针数
484
Reach Compliance Code
not_compliant
JESD-609代码
e1
湿度敏感等级
4
端子数量
484
封装主体材料
PLASTIC/EPOXY
封装形式
GRID ARRAY
峰值回流温度(摄氏度)
250
可编程逻辑类型
FIELD PROGRAMMABLE GATE ARRAY
认证状态
Not Qualified
表面贴装
YES
端子面层
Tin/Silver/Copper (Sn/Ag/Cu)
端子形式
BALL
端子位置
BOTTOM
处于峰值回流温度下的最长时间
30
Base Number Matches
1
文档预览
Kintex-7 FPGAs Data Sheet:
DC and AC Switching Characteristics
DS182 (v2.3) December 5, 2012
Preliminary Product Specification
Introduction
Kintex™-7 FPGAs are available in -3, -2, -1, and -2L speed
grades, with -3 having the highest performance. The -2L
devices can operate at either of two V
CCINT
voltages, 0.9V
and 1.0V and are screened for lower maximum static power.
When operated at V
CCINT
= 1.0V, the speed specification of
a -2L device is the same as the -2 speed grade. When
operated at V
CCINT
= 0.9V, the -2L performance and static
and dynamic power is reduced.
Kintex-7 FPGA DC and AC characteristics are specified in
commercial, extended, and industrial temperature ranges.
Except the operating temperature range or unless
otherwise noted, all the DC and AC electrical parameters
are the same for a particular speed grade (that is, the timing
characteristics of a -1 speed grade industrial device are the
same as for a -1 speed grade commercial device). However,
only selected speed grades and/or devices are available in
each temperature range.
All supply voltage and junction temperature specifications
are representative of worst-case conditions. The
parameters included are common to popular designs and
typical applications.
This Kintex-7 FPGA data sheet, part of an overall set of
documentation on the 7 series FPGAs, is available on the
Xilinx website at
www.xilinx.com/7.
All specifications are subject to change without notice.
DC Characteristics
Table 1:
Absolute Maximum Ratings
(1)
Symbol
FPGA Logic
V
CCINT
V
CCAUX
V
CCBRAM
V
CCO
V
CCAUX_IO
V
REF
V
IN(2)(3)(4)
V
CCBATT
Internal supply voltage
Auxiliary supply voltage
Supply voltage for the block RAM memories
Output drivers supply voltage for 3.3V HR I/O banks
Output drivers supply voltage for 1.8V HP I/O banks
Auxiliary supply voltage
Input reference voltage
I/O input voltage
I/O input voltage for V
REF
and differential I/O standards.
Key memory battery backup supply
–0.5
–0.5
–0.5
–0.5
–0.5
–0.5
–0.5
–0.5
–0.5
–0.5
1.1
2.0
1.1
3.6
2.0
2.06
2.0
V
CCO
+ 0.5
2.625
2.0
V
V
V
V
V
V
V
V
V
V
Description
Min
Max
Units
GTX Transceiver
V
MGTAVCC
V
MGTAVTT
V
MGTVCCAUX
V
MGTREFCLK
V
MGTAVTTRCAL
V
IN
Analog supply voltage for the GTX transmitter and receiver circuits
Analog supply voltage for the GTX transmitter and receiver termination circuits
Auxiliary analog Quad PLL (QPLL) voltage supply for the GTX transceivers
GTX transceiver reference clock absolute input voltage
Analog supply voltage for the resistor calibration circuit of the GTX transceiver
column
Receiver (RXP/RXN) and Transmitter (TXP/TXN) absolute input voltage
–0.5
–0.5
–0.5
–0.5
–0.5
–0.5
1.1
1.32
1.935
1.32
1.32
1.26
V
V
V
V
V
V
© 2011–2012 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Kintex, Artix, Zynq, Spartan, ISE, Vivado and other designated brands included herein are trademarks of Xilinx in the
United States and other countries. All other trademarks are the property of their respective owners.
DS182 (v2.3) December 5, 2012
Preliminary Product Specification
www.xilinx.com
1
Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics
Table 1:
Absolute Maximum Ratings
(1)
(Cont’d)
Symbol
I
DCIN
I
DCOUT
Description
DC input current for receiver input pins DC coupled V
MGTAVTT
= 1.2V
DC output current for transmitter pins DC coupled V
MGTAVTT
= 1.2V
XADC supply relative to GNDADC
XADC reference input relative to GNDADC
Min
Max
14
14
Units
mA
mA
XADC
V
CCADC
V
REFP
–0.5
–0.5
2.0
2.0
V
V
Temperature
T
STG
T
SOL
T
j
Notes:
1.
Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only,
and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied.
Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.
The lower absolute voltage specification always applies.
For I/O operation, refer to
UG471:
7 Series FPGAs SelectIO Resources User Guide.
The maximum limit applied to DC and AC signals.
For maximum undershoot and overshoot AC specifications, see
Table 4
and
Table 5.
For soldering guidelines and thermal considerations, see
UG475:
7 Series FPGA Packaging and Pinout Specification.
Storage temperature (ambient)
Maximum soldering temperature for Pb/Sn component bodies
(6)
Maximum soldering temperature for Pb-free component bodies
(6)
Maximum junction temperature
(6)
–65
150
+220
+260
+125
°C
°C
°C
°C
2.
3.
4.
5.
6.
Table 2:
Recommended Operating Conditions
(1)
Symbol
FPGA Logic
V
CCINT(2)
V
CCBRAM(2)
V
CCAUX
V
CCO(3)(4)
V
CCAUX_IO
V
IN(5)
I
IN(6)
V
CCBATT(7)
Internal supply voltage
For -2L (0.9V) devices: internal supply voltage
Block RAM supply voltage
For -2L (0.9V) devices: block RAM supply voltage
Auxiliary supply voltage
Supply voltage for 3.3V HR I/O banks
Supply voltage for 1.8V HP I/O banks
Auxiliary supply voltage when set to 1.8V
Auxiliary supply voltage when set to 2.0V
I/O input voltage
I/O input voltage for V
REF
and differential I/O standards
Maximum current through any pin in a powered or unpowered bank when
forward biasing the clamp diode.
Battery voltage
0.97
0.87
0.97
0.87
1.71
1.14
1.14
1.71
1.94
–0.20
–0.20
1.0
1.00
0.90
1.00
0.90
1.80
1.80
2.00
1.03
0.93
1.03
1.03
1.89
3.465
1.89
1.89
2.06
V
CCO
+ 0.2
2.625
10
1.89
V
V
V
V
V
V
V
V
V
V
V
mA
V
Description
Min
Typ
Max
Units
GTX Transceiver
Analog supply voltage for the GTX transceiver QPLL frequency range
10.3125 GHz
(9)(10)
Analog supply voltage for the GTX transceiver QPLL frequency range
> 10.3125 GHz
Analog supply voltage for the GTX transmitter and receiver termination
circuits
Auxiliary analog QPLL voltage supply for the transceivers
0.97
1.02
1.17
1.75
1.0
1.05
1.2
1.80
1.08
1.08
1.23
1.85
V
V
V
V
V
MGTAVCC(8)
V
MGTAVTT(8)
V
MGTVCCAUX(8)
DS182 (v2.3) December 5, 2012
Preliminary Product Specification
www.xilinx.com
2
Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics
Table 2:
Recommended Operating Conditions
(1)
(Cont’d)
Symbol
V
MGTAVTTRCAL(8)
Description
Analog supply voltage for the resistor calibration circuit of the GTX
transceiver column
Min
1.17
Typ
1.2
Max
1.23
Units
V
XADC
V
CCADC
V
REFP
XADC supply relative to GNDADC
Externally supplied reference voltage
1.71
1.20
1.80
1.25
1.89
1.30
V
V
Temperature
Junction temperature operating range for commercial (C) temperature
devices
T
j
Junction temperature operating range for extended (E) temperature
devices
Junction temperature operating range for industrial (I) temperature devices
Notes:
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
All voltages are relative to ground.
V
CCINT
and V
CCBRAM
should be connected to the same supply.
Configuration data is retained even if V
CCO
drops to 0V.
Includes V
CCO
of 1.2V, 1.5V, 1.8V, 2.5V, and 3.3V.
The lower absolute voltage specification always applies.
A total of 200 mA per bank should not be exceeded.
V
CCBATT
is required only when using bitstream encryption. If battery is not used, connect V
CCBATT
to either ground or V
CCAUX
.
Each voltage listed requires the filter circuit described in
UG476:
7 Series FPGAs GTX/GTH Transceiver User Guide.
For data rates
10.3125 Gb/s, V
MGTAVCC
should be 1.0V ±3% for lower power consumption.
For lower power consumption, V
MGTAVCC
should be 1.0V ±3% over the entire CPLL frequency range.
0
0
–40
85
100
100
°C
°C
°C
Table 3:
DC Characteristics Over Recommended Operating Conditions
Symbol
V
DRINT
V
DRI
I
REF
I
L
C
IN(2)
Description
Data retention V
CCINT
voltage (below which configuration data might be lost)
Data retention V
CCAUX
voltage (below which configuration data might be lost)
V
REF
leakage current per pin
Input or output leakage current per pin (sample-tested)
Die input capacitance at the pad
Pad pull-up (when selected) @ V
IN
= 0V, V
CCO
= 3.3V
Pad pull-up (when selected) @ V
IN
= 0V, V
CCO
= 2.5V
Min
0.75
1.5
90
68
34
23
12
68
45
Typ
(1)
Max
15
15
8
330
250
220
150
120
330
180
25
150
Units
V
V
µA
µA
pF
µA
µA
µA
µA
µA
µA
µA
mA
nA
I
RPU
Pad pull-up (when selected) @ V
IN
= 0V, V
CCO
= 1.8V
Pad pull-up (when selected) @ V
IN
= 0V, V
CCO
= 1.5V
Pad pull-up (when selected) @ V
IN
= 0V, V
CCO
= 1.2V
Pad pull-down (when selected) @ V
IN
= 3.3V
Pad pull-down (when selected) @ V
IN
= 1.8V
Analog supply current, analog circuits in powered up state
Battery supply current
I
RPD
I
CCADC
I
BATT(3)
DS182 (v2.3) December 5, 2012
Preliminary Product Specification
www.xilinx.com
3
Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics
Table 3:
DC Characteristics Over Recommended Operating Conditions
(Cont’d)
Symbol
Description
Thevenin equivalent resistance of programmable input termination to V
CCO
/2
(UNTUNED_SPLIT_40) for commercial (C), industrial (I), and extended (E)
temperature devices
R
IN_TERM
(4)
Min
28
Typ
(1)
40
Max
55
Units
Ω
Thevenin equivalent resistance of programmable input termination to V
CCO
/2
(UNTUNED_SPLIT_50) for commercial (C), industrial (I), and extended (E)
temperature devices
Thevenin equivalent resistance of programmable input termination to V
CCO
/2
(UNTUNED_SPLIT_60) for commercial (C), industrial (I), and extended (E)
temperature devices
35
50
65
Ω
44
60
83
Ω
n
r
Notes:
1.
2.
3.
4.
Temperature diode ideality factor
Temperature diode series resistance
1.010
2
Ω
Typical values are specified at nominal voltage, 25°C.
This measurement represents the die capacitance at the pad, not including the package.
Maximum value specified for worst case process at 25°C.
Termination resistance to a V
CCO
/2 level.
Table 4:
Maximum Allowed AC Voltage Overshoot and Undershoot for 3.3V HR I/O Banks
(1)
AC Voltage Overshoot
V
CCO
+ 0.40
V
CCO
+ 0.45
V
CCO
+ 0.50
V
CCO
+ 0.55
V
CCO
+ 0.60
V
CCO
+ 0.65
V
CCO
+ 0.70
V
CCO
+ 0.75
V
CCO
+ 0.80
V
CCO
+ 0.85
V
CCO
+ 0.90
V
CCO
+ 0.95
Notes:
1.
A total of 200 mA per bank should not be exceeded.
% of UI @–40°C to 100°C
100
100
100
100
46.6
21.2
9.75
4.55
2.15
1.02
0.49
0.24
AC Voltage Undershoot
–0.40
–0.45
–0.50
–0.55
–0.60
–0.65
–0.70
–0.75
–0.80
–0.85
–0.90
–0.95
% of UI @–40°C to 100°C
100
61.7
25.8
11.0
4.77
2.10
0.94
0.43
0.20
0.09
0.04
0.02
Table 5:
Maximum Allowed AC Voltage Overshoot and Undershoot for 1.8V HP I/O Banks
(1)(2)
AC Voltage Overshoot
V
CCO
+ 0.40
V
CCO
+ 0.45
V
CCO
+ 0.50
V
CCO
+ 0.55
V
CCO
+ 0.60
V
CCO
+ 0.65
V
CCO
+ 0.70
V
CCO
+ 0.75
% of UI @–40°C to 100°C
100
100
100
100
50.0
50.0
47.0
21.2
AC Voltage Undershoot
–0.40
–0.45
–0.50
–0.55
–0.60
–0.65
–0.70
–0.75
% of UI @–40°C to 100°C
100
100
100
100
50.0
50.0
50.0
50.0
DS182 (v2.3) December 5, 2012
Preliminary Product Specification
www.xilinx.com
4
Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics
Table 5:
Maximum Allowed AC Voltage Overshoot and Undershoot for 1.8V HP I/O Banks
(1)(2)
(Cont’d)
AC Voltage Overshoot
V
CCO
+ 0.80
V
CCO
+ 0.85
V
CCO
+ 0.90
V
CCO
+ 0.95
Notes:
1.
2.
A total of 200 mA per bank should not be exceeded.
For UI smaller than 20 µs.
% of UI @–40°C to 100°C
9.71
4.51
2.12
1.01
AC Voltage Undershoot
–0.80
–0.85
–0.90
–0.95
% of UI @–40°C to 100°C
50.0
28.4
12.7
5.79
Table 6:
Typical Quiescent Supply Current
Speed Grade
Symbol
Description
Device
-3
I
CCINTQ
Quiescent V
CCINT
supply current
XC7K70T
XC7K160T
XC7K325T
XC7K355T
XC7K410T
XC7K420T
XC7K480T
I
CCOQ
Quiescent V
CCO
supply current
XC7K70T
XC7K160T
XC7K325T
XC7K355T
XC7K410T
XC7K420T
XC7K480T
I
CCAUXQ
Quiescent V
CCAUX
supply current
XC7K70T
XC7K160T
XC7K325T
XC7K355T
XC7K410T
XC7K420T
XC7K480T
I
CCAUX_IOQ
Quiescent V
CCAUX_IO
supply current XC7K70T
XC7K160T
XC7K325T
XC7K355T
XC7K410T
XC7K420T
XC7K480T
241
474
810
993
1080
1313
1313
1
1
1
1
1
1
1
21
40
68
75
85
99
99
N/A
2
2
N/A
2
N/A
N/A
1.0V
-2/-2L
241
474
810
993
1080
1313
1313
1
1
1
1
1
1
1
21
40
68
75
85
99
99
N/A
2
2
N/A
2
N/A
N/A
0.9V
-1
241
474
810
993
1080
1313
1313
1
1
1
1
1
1
1
21
40
68
75
85
99
99
N/A
2
2
N/A
2
N/A
N/A
Units
-2L
187
368
629
771
838
1019
1019
1
1
1
1
1
1
1
21
40
68
75
85
99
99
N/A
2
2
N/A
2
N/A
N/A
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
DS182 (v2.3) December 5, 2012
Preliminary Product Specification
www.xilinx.com
5
查看更多>
完整的秒表设计
与人分享,享受快乐! 完整的秒表设计 楼主你的附件有问题,下载完解压不了。 ...
eeleader FPGA/CPLD
【得捷电子Follow me第4期】基础任务一:静态IP配置,ping通,抓取报文
【Follow me 第4期任务】基础任务一:完成主控板W5500初始化(静态IP配置),并能使用...
电子烂人 DigiKey得捷技术专区
晒WEBENCH设计的过程+笔记本电源设计
本设计是,交流电源220V供电,输出19V直流电源,供笔记本使用。 晒WEBENCH设计的过程...
gaoyang9992006 模拟与混合信号
下载有礼:2017年泰克亚太专家大讲堂第一期:大数据与云存储环境下的高速总线技术演进
活动概况: 亚太专家大讲堂2017年正在全国23个城市展开,如您未能亲临现场,可通过下载课件和...
EEWORLD社区 测试/测量
求 插值算法
小弟最近写一个程序,由传感器测量后由单片机进行AD转换,然后在lcd上显示出来,可是测出的东西如果不...
tyqlark 嵌入式系统
如何实现远程数据传输?
工业应用中有大量系统需要远程数据传输,如远程电表抄写,工业调度监控等。GPRS技术在这些系统中得到广...
auto_dut 嵌入式系统
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消