首页 > 器件类别 > 逻辑 > 逻辑

74ALVC32PW-Q100

OR Gate, ALVC/VCX/A Series, 4-Func, 2-Input, CMOS, PDSO14

器件类别:逻辑    逻辑   

厂商名称:Nexperia

厂商官网:https://www.nexperia.com

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Nexperia
包装说明
TSSOP,
Reach Compliance Code
compliant
系列
ALVC/VCX/A
JESD-30 代码
R-PDSO-G14
JESD-609代码
e4
长度
5 mm
逻辑集成电路类型
OR GATE
湿度敏感等级
1
功能数量
4
输入次数
2
端子数量
14
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)
260
传播延迟(tpd)
4.7 ns
筛选级别
AEC-Q100
座面最大高度
1.1 mm
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
1.65 V
标称供电电压 (Vsup)
1.8 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
4.4 mm
文档预览
74ALVC32-Q100
Quad 2-input OR gate
Rev. 1 — 16 May 2014
Product data sheet
1. General description
The 74ALVC32-Q100 is a quad 2-input OR gate.
Schmitt trigger action on all inputs makes the device tolerant of slow rise and fall times.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 3) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 3)
Specified from
40 C
to +85
C
Wide supply voltage range from 1.65 V to 3.6 V
3.6 V tolerant inputs/outputs
CMOS low power consumption
Direct interface with TTL levels (2.7 V to 3.6 V)
Power-down mode
Latch-up performance exceeds 250 mA
Complies with JEDEC standards:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
ESD protection:
MIL-STD-883, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0
)
3. Ordering information
Table 1.
Ordering information
Package
Temperature range
74ALVC32D-Q100
40 C
to +85
C
Name
SO14
TSSOP14
Description
plastic small outline package; 14 leads;
body width 3.9 mm
plastic thin shrink small outline package; 14 leads;
body width 4.4 mm
Version
SOT108-1
SOT402-1
SOT762-1
Type number
74ALVC32PW-Q100
40 C
to +85
C
74ALVC32BQ-Q100
40 C
to +85
C
DHVQFN14 plastic dual in-line compatible thermal enhanced
very thin quad flat package; no leads; 14 terminals;
body 2.5
3
0.85 mm
NXP Semiconductors
74ALVC32-Q100
Quad 2-input OR gate
4. Functional diagram
Fig 1.
Logic symbol
Fig 2.
IEC logic symbol
Fig 3.
Logic diagram (one gate)
74ALVC32-Q100
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 1 — 16 May 2014
2 of 15
NXP Semiconductors
74ALVC32-Q100
Quad 2-input OR gate
5. Pinning information
5.1 Pinning
(1) This is not a supply pin. The substrate is attached to this
pad using conductive die attach material. There is no
electrical or mechanical requirement to solder this pad.
However, if it is soldered, the solder land should remain
floating or be connected to GND.
Fig 4.
Pin configuration SO14 and TSSOP14
Fig 5.
Pin configuration DHVQFN14
5.2 Pin description
Table 2.
Symbol
nA
nB
nY
V
CC
GND
Pin description
Pin
1, 4, 9, 12
2, 5, 10, 13
3, 6, 8, 11
14
7
Description
data input
data input
data output
supply voltage
ground (0 V)
6. Functional description
Table 3.
Input nA
L
L
H
H
[1]
H = HIGH voltage level
L = LOW voltage level
Function table
[1]
Input nB
L
H
L
H
Output nY
L
H
H
H
74ALVC32-Q100
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 1 — 16 May 2014
3 of 15
NXP Semiconductors
74ALVC32-Q100
Quad 2-input OR gate
7. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
V
CC
I
IK
V
I
I
OK
V
O
Parameter
supply voltage
input clamping current
input voltage
output clamping current
output voltage
V
O
> V
CC
or V
O
< 0 V
output HIGH or LOW state
output 3-state
power-down mode, V
CC
= 0 V
I
O
I
CC
I
GND
T
stg
P
tot
[1]
[2]
[3]
[2]
[1] [2]
Conditions
V
I
< 0 V
Min
0.5
50
0.5
-
0.5
0.5
0.5
-
-
100
65
Max
+4.6
-
+4.6
50
V
CC
+ 0.5
+4.6
+4.6
50
100
-
+150
500
Unit
V
mA
V
mA
V
V
V
mA
mA
mA
C
mW
output current
supply current
ground current
storage temperature
total power dissipation
V
O
= 0 V to V
CC
T
amb
=
40 C
to +85
C
[3]
-
The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
When V
CC
= 0 V (power-down mode), the output voltage can be 3.6 V in normal operation.
For SO14 packages: above 70
C
derate linearly with 8 mW/K.
For TSSOP14 packages: above 60
C
derate linearly with 5.5 mW/K.
For DHVQFN14 packages: above 60
C
derate linearly with 4.5 mW/K.
74ALVC32-Q100
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 1 — 16 May 2014
4 of 15
NXP Semiconductors
74ALVC32-Q100
Quad 2-input OR gate
8. Recommended operating conditions
Table 5.
Symbol
V
CC
V
I
V
O
Recommended operating conditions
Parameter
supply voltage
input voltage
output voltage
output HIGH or LOW state
output 3-state
power-down mode; V
CC
= 0 V
T
amb
t/V
ambient temperature
input transition rise and fall rate
in free air
V
CC
= 1.65 V to 2.7 V
V
CC
= 2.7 V to 3.6 V
Conditions
Min
1.65
0
0
0
0
40
0
0
Max
3.6
3.6
V
CC
3.6
3.6
+85
20
10
Unit
V
V
V
V
V
C
ns/V
ns/V
9. Static characteristics
Table 6.
Static characteristics
At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).
Symbol Parameter
V
IH
HIGH-level input voltage
Conditions
V
CC
= 1.65 V to 1.95 V
V
CC
= 2.3 V to 2.7 V
V
CC
= 2.7 V to 3.6 V
V
IL
LOW-level input voltage
V
CC
= 1.65 V to 1.95 V
V
CC
= 2.3 V to 2.7 V
V
CC
= 2.7 V to 3.6 V
V
OH
HIGH-level output voltage
V
I
= V
IH
or V
IL
I
O
=
100 A;
V
CC
= 1.65 V to 3.6 V
I
O
=
6
mA; V
CC
= 1.65 V
I
O
=
12
mA; V
CC
= 2.3 V
I
O
=
18
mA; V
CC
= 2.3 V
I
O
=
12
mA; V
CC
= 2.7 V
I
O
=
18
mA; V
CC
= 3.0 V
I
O
=
24
mA; V
CC
= 3.0 V
V
OL
LOW-level output voltage
V
I
= V
IH
or V
IL
I
O
= 100
A;
V
CC
= 1.65 V to 3.6 V
I
O
= 6 mA; V
CC
= 1.65 V
I
O
= 12 mA; V
CC
= 2.3 V
I
O
= 18 mA; V
CC
= 2.3 V
I
O
= 12 mA; V
CC
= 2.7 V
I
O
= 18 mA; V
CC
= 3.0 V
I
O
= 24 mA; V
CC
= 3.0 V
I
I
I
OFF
74ALVC32-Q100
T
amb
=
40 C
to +85
C
Min
0.65
V
CC
-
1.7
2.0
-
-
-
V
CC
0.2
1.25
1.8
1.7
2.2
2.4
2.2
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1.51
2.10
2.01
2.53
2.76
2.68
-
0.11
0.17
0.25
0.16
0.23
0.30
0.1
0.1
Typ
[1]
-
-
-
0.7
0.8
-
-
-
-
-
-
-
0.2
0.3
0.4
0.6
0.4
0.4
0.55
5
10
Max
Unit
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
A
A
0.35
V
CC
V
input leakage current
power-off leakage current
V
CC
= 3.6 V; V
I
= 3.6 V or GND
V
CC
= 0 V; V
I
or V
O
= 0 V to 3.6 V
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 1 — 16 May 2014
5 of 15
查看更多>
参数对比
与74ALVC32PW-Q100相近的元器件有:74ALVC32BQ-Q100、74ALVC32D-Q100。描述及对比如下:
型号 74ALVC32PW-Q100 74ALVC32BQ-Q100 74ALVC32D-Q100
描述 OR Gate, ALVC/VCX/A Series, 4-Func, 2-Input, CMOS, PDSO14 OR Gate, ALVC/VCX/A Series, 4-Func, 2-Input, CMOS, PQCC14 OR Gate, ALVC/VCX/A Series, 4-Func, 2-Input, CMOS, PDSO14
是否Rohs认证 符合 符合 符合
厂商名称 Nexperia Nexperia Nexperia
包装说明 TSSOP, 2.50 X 3 MM, 0.85 MM HEIGHT, PLASTIC, MO-241, SOT762-1, DHVQFN-14 3.90 MM, PLASTIC, MS-012, SOT108-1, SOP-14
Reach Compliance Code compliant compliant compliant
系列 ALVC/VCX/A ALVC/VCX/A ALVC/VCX/A
JESD-30 代码 R-PDSO-G14 R-PQCC-N14 R-PDSO-G14
JESD-609代码 e4 e4 e4
长度 5 mm 3 mm 8.65 mm
逻辑集成电路类型 OR GATE OR GATE OR GATE
湿度敏感等级 1 1 1
功能数量 4 4 4
输入次数 2 2 2
端子数量 14 14 14
最高工作温度 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP HVQCCN SOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE
峰值回流温度(摄氏度) 260 260 260
传播延迟(tpd) 4.7 ns 4.7 ns 4.7 ns
筛选级别 AEC-Q100 AEC-Q100 AEC-Q100
座面最大高度 1.1 mm 1 mm 1.75 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 1.65 V 1.65 V 1.65 V
标称供电电压 (Vsup) 1.8 V 1.8 V 1.8 V
表面贴装 YES YES YES
技术 CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式 GULL WING NO LEAD GULL WING
端子节距 0.65 mm 0.5 mm 1.27 mm
端子位置 DUAL QUAD DUAL
处于峰值回流温度下的最长时间 30 30 30
宽度 4.4 mm 2.5 mm 3.9 mm
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消