首页 > 器件类别 > 逻辑 > 逻辑

74AUP1G58GW,125

Logic Gates 1.8V SINGLE CONFIG

器件类别:逻辑    逻辑   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

器件标准:

下载文档
74AUP1G58GW,125 在线购买

供应商:

器件:74AUP1G58GW,125

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
NXP Semiconductor
是否Rohs认证
符合
厂商名称
NXP(恩智浦)
零件包装代码
TSSOP
包装说明
TSSOP, TSSOP6,.08
针数
6
制造商包装代码
SOT363
Reach Compliance Code
compliant
系列
AUP/ULP/V
JESD-30 代码
R-PDSO-G6
JESD-609代码
e3
长度
2 mm
负载电容(CL)
30 pF
逻辑集成电路类型
LOGIC CIRCUIT
最大I(ol)
0.0017 A
湿度敏感等级
1
功能数量
1
端子数量
6
最高工作温度
125 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装等效代码
TSSOP6,.08
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法
TAPE AND REEL
峰值回流温度(摄氏度)
260
电源
1.2/3.3 V
Prop。Delay @ Nom-Sup
24.1 ns
认证状态
Not Qualified
施密特触发器
YES
座面最大高度
1.1 mm
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
0.8 V
标称供电电压 (Vsup)
1.1 V
表面贴装
YES
技术
CMOS
温度等级
AUTOMOTIVE
端子面层
Tin (Sn)
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
1.25 mm
文档预览
74AUP1G58
Low-power configurable multiple function gate
Rev. 7 — 17 September 2015
Product data sheet
1. General description
The 74AUP1G58 provides configurable multiple functions. The output state is determined
by eight patterns of 3-bit input. The user can choose the logic functions AND, OR, NAND,
NOR, XOR, inverter and buffer. All inputs can be connected to V
CC
or GND.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
.
The I
OFF
circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
The 74AUP1G58 has Schmitt trigger inputs making it capable of transforming slowly
changing input signals into sharply defined, jitter-free output signals.
The inputs switch at different points for positive and negative-going signals. The difference
between the positive voltage V
T+
and the negative voltage V
T
is defined as the input
hysteresis voltage V
H
.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
ESD protection:
HBM JESD22-A114F exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C
Nexperia
74AUP1G58
Low-power configurable multiple function gate
3. Ordering information
Table 1.
Ordering information
Package
Temperature range
74AUP1G58GW
74AUP1G58GM
74AUP1G58GF
74AUP1G58GN
74AUP1G58GS
74AUP1G58GX
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
Name
SC-88
XSON6
XSON6
XSON6
XSON6
X2SON6
Description
plastic surface-mounted package; 6 leads
Version
SOT363
Type number
plastic extremely thin small outline package; no leads; SOT886
6 terminals; body 1
1.45
0.5 mm
plastic extremely thin small outline package; no leads; SOT891
6 terminals; body 1
1
0.5 mm
extremely thin small outline package; no leads;
6 terminals; body 0.9
1.0
0.35 mm
extremely thin small outline package; no leads;
6 terminals; body 1.0
1.0
0.35 mm
plastic thermal extremely thin small outline package;
no leads; 6 terminals; body 1
0.8
0.35 mm
SOT1115
SOT1202
SOT1255
4. Marking
Table 2.
Marking
Marking code
[1]
aK
aK
aK
aK
aK
aK
Type number
74AUP1G58GW
74AUP1G58GM
74AUP1G58GF
74AUP1G58GN
74AUP1G58GS
74AUP1G58GX
[1]
The pin 1 indicator is located on the lower left corner of the device, below the marking code.
5. Functional diagram
Fig 1.
Logic symbol
74AUP1G58
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 7 — 17 September 2015
2 of 24
Nexperia
74AUP1G58
Low-power configurable multiple function gate
6. Pinning information
6.1 Pinning
Fig 2.
Pin configuration SOT363
Fig 3.
Pin configuration SOT886
Fig 4.
Pin configuration SOT891, SOT1115 and
SOT1202
Fig 5.
Pin configuration SOT1255 (X2SON6)
6.2 Pin description
Table 3.
Symbol
B
GND
A
Y
V
CC
C
Pin description
Pin
1
2
3
4
5
6
Description
data input
ground (0 V)
data input
data output
supply voltage
data input
74AUP1G58
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 7 — 17 September 2015
3 of 24
Nexperia
74AUP1G58
Low-power configurable multiple function gate
7. Functional description
Table 4.
Input
C
L
L
L
L
H
H
H
H
[1]
Function table
[1]
Output
B
L
L
H
H
L
L
H
H
A
L
H
L
H
L
H
L
H
Y
L
H
L
H
H
H
L
L
H = HIGH voltage level; L = LOW voltage level.
7.1 Logic configurations
Table 5.
Function selection table
Figure
see
Figure 6
see
Figure 9
see
Figure 7
and
Figure 8
see
Figure 7
and
Figure 8
see
Figure 9
see
Figure 6
see
Figure 10
see
Figure 11
see
Figure 12
Logic function
2-input NAND
2-input NAND with both inputs inverted
2-input AND with inverted input
2-input NOR with inverted input
2-input OR
2-input OR with both inputs inverted
2-input XOR
Buffer
Inverter
Fig 6.
2-input NAND gate or 2-input OR with both
inputs inverted
Fig 7.
2-input AND gate with inverted B input or
2-input NOR gate with inverted C input
74AUP1G58
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 7 — 17 September 2015
4 of 24
Nexperia
74AUP1G58
Low-power configurable multiple function gate
Fig 8.
2-input AND gate with inverted C input or
2-input NOR gate with inverted A input
Fig 9.
2-input OR gate or 2-input NAND gate with
both inputs inverted
Fig 10. 2-input XOR gate
Fig 11. Buffer
Fig 12. Inverter
8. Limiting values
Table 6.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
V
CC
I
IK
V
I
I
OK
V
O
I
O
I
CC
Parameter
supply voltage
input clamping current
input voltage
output clamping current
output voltage
output current
supply current
V
O
< 0 V
Active mode and Power-down mode
V
O
= 0 V to V
CC
[1]
Conditions
V
I
< 0 V
[1]
Min
0.5
50
0.5
50
0.5
-
-
Max
+4.6
-
+4.6
-
+4.6
20
50
Unit
V
mA
V
mA
V
mA
mA
74AUP1G58
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 7 — 17 September 2015
5 of 24
查看更多>
参数对比
与74AUP1G58GW,125相近的元器件有:74AUP1G58GXZ、74AUP1G58GM,115、74AUP1G58GN,132。描述及对比如下:
型号 74AUP1G58GW,125 74AUP1G58GXZ 74AUP1G58GM,115 74AUP1G58GN,132
描述 Logic Gates 1.8V SINGLE CONFIG Logic Gates 74AUP1G58GX/X2SON6/REEL 7" Q2/ Logic Gates 1.8V SINGLE CONFIG Logic Gates CONFIG 4.6 V 20 mA
Brand Name NXP Semiconductor - NXP Semiconductor NXP Semiconductor
是否Rohs认证 符合 - 符合 符合
厂商名称 NXP(恩智浦) - NXP(恩智浦) NXP(恩智浦)
零件包装代码 TSSOP - SON SON
包装说明 TSSOP, TSSOP6,.08 - VSON, SOLCC6,.04,20 0.90 X 1 MM, 0.35 MM HEIGHT, SOT-1115, SON-6
针数 6 - 6 6
制造商包装代码 SOT363 - SOT886 SOT1115
Reach Compliance Code compliant - compliant compliant
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消