首页 > 器件类别 > 半导体 > 逻辑

74HCT573BQ-G

Latches OCTAL LATCH

器件类别:半导体    逻辑   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

器件标准:

下载文档
74HCT573BQ-G 在线购买

供应商:

器件:74HCT573BQ-G

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Product Attribute
Attribute Value
制造商
Manufacturer
NXP(恩智浦)
产品种类
Product Category
Latches
RoHS
Details
Number of Circuits
8 Circuit
Logic Type
TTL
Logic Family
HCT
Polarity
Non-Inverting
Quiescent Current
8 uA
Number of Output Lines
8 Line
High Level Output Current
- 6 mA
传播延迟时间
Propagation Delay Time
17 ns
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
封装 / 箱体
Package / Case
DHVQFN-20
Function
Transparent
高度
Height
0.95 mm
长度
Length
4.5 mm
输出类型
Output Type
3-State
类型
Type
D-Type
宽度
Width
2.5 mm
安装风格
Mounting Style
SMD/SMT
Number of Channels
8 Channels
Number of Input Lines
8 Line
Supply Current - Max
8 uA
工作电源电压
Operating Supply Voltage
5 V
Reset Type
No Reset
工厂包装数量
Factory Pack Quantity
3000
文档预览
74HC573; 74HCT573
Octal D-type transparent latch; 3-state
Rev. 5 — 15 August 2012
Product data sheet
1. General description
The 74HC573; 74HCT573 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
no. 7A.
The 74HC573; 74HCT573 has octal D-type transparent latches featuring separate D-type
inputs for each latch and 3-state true outputs for bus-oriented applications. A latch enable
(LE) input and an output enable (OE) input are common to all latches.
When LE is HIGH, data at the Dn inputs enter the latches. In this condition, the latches are
transparent, i.e. a latch output changes state each time its corresponding D input
changes.
When LE is LOW the latches store the information that was present at the D-inputs a
set-up time preceding the HIGH-to-LOW transition of LE. When OE is LOW, the contents
of the 8 latches are available at the outputs. When OE is HIGH, the outputs go to the
high-impedance OFF-state. Operation of the OE input does not affect the state of the
latches.
The 74HC573; 74HCT573 is functionally identical to:
74HC563; 74HCT563, but inverted outputs
74HC373; 74HCT373, but different pin arrangement
2. Features and benefits
Input levels:
For 74HC573: CMOS level
For 74HCT573: TTL level
Inputs and outputs on opposite sides of package allowing easy interface with
microprocessors
Useful as input or output port for microprocessors and microcomputers
3-state non-inverting outputs for bus-oriented applications
Common 3-state output enable input
Multiple package options
ESD protection:
HBM JESD22-A114F exceeds 2 000 V
MM JESD22-A115-A exceeds 200 V
Specified from
40 C
to +85
C
and from
40 C
to +125
C
NXP Semiconductors
74HC573; 74HCT573
Octal D-type transparent latch; 3-state
3. Ordering information
Table 1.
Ordering information
Temperature range
74HC573N
74HCT534N
74HC573D
74HCT573D
74HC573DB
74HCT573DB
74HC573PW
74HCT573PW
74HC573BQ
74HCT573BQ
40 C
to +125
C
DHVQFN20
40 C
to +125
C
TSSOP20
40 C
to +125
C
SSOP20
40 C
to +125
C
SO20
plastic small outline package; 20 leads;
body width 7.5 mm
plastic shrink small outline package; 20 leads;
body width 5.3 mm
plastic thin shrink small outline package; 20 leads;
body width 4.4 mm
plastic dual in-line compatible thermal enhanced very
thin quad flat package; no leads; 20 terminals;
body 2.5
4.5
0.85 mm
SOT163-1
SOT339-1
SOT360-1
SOT764-1
40 C
to +125
C
Name
DIP20
Description
plastic dual in-line package; 20 leads (300 mil)
Version
SOT146-1
Type number Package
4. Functional diagram
2
3
4
5
6
7
8
9
D0
D1
D2
D3
D4
D5
D6
D7
LATCH
1 to 8
3-STATE
OUTPUTS
Q0 19
Q1 18
Q2 17
Q3 16
Q4 15
Q5 14
Q6 13
Q7 12
11 LE
1 OE
mna809
Fig 1.
Functional diagram
74HC_HCT573
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 5 — 15 August 2012
2 of 21
NXP Semiconductors
74HC573; 74HCT573
Octal D-type transparent latch; 3-state
D0
D1
D2
D3
D4
D5
D6
D7
D
Q
D
Q
D
Q
D
Q
D
Q
D
Q
D
Q
D
Q
LATCH
1
LE
LE
LATCH
2
LE
LATCH
3
LE
LATCH
4
LE
LATCH
5
LE
LATCH
6
LE
LATCH
7
LE
LATCH
8
LE
OE
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
001aae075
Fig 2.
Logic diagram
11
1
1
2
3
4
5
6
7
8
9
OE
D0
D1
D2
D3
D4
D5
D6
D7
LE
11
mna807
C1
EN1
2
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
19
18
17
16
15
14
13
12
4
5
6
7
8
9
3
1D
19
18
17
16
15
14
13
12
mna808
Fig 3.
Logic symbol
Fig 4.
IEC logic symbol
74HC_HCT573
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 5 — 15 August 2012
3 of 21
NXP Semiconductors
74HC573; 74HCT573
Octal D-type transparent latch; 3-state
5. Pinning information
5.1 Pinning
74HC573
74HCT573
terminal 1
index area
20 V
CC
19 Q0
18 Q1
17 Q2
16 Q3
15 Q4
14 Q5
GND
(1)
13 Q6
12 Q7
GND 10
LE 11
OE
2
3
4
5
6
7
8
9
1
D0
D1
OE
D0
D1
D2
D3
D4
D5
D6
D7
1
2
3
4
5
6
7
8
9
20 V
CC
19 Q0
18 Q1
17 Q2
16 Q3
15 Q4
14 Q5
13 Q6
12 Q7
11 LE
001aae076
74HC573
74HCT573
D2
D3
D4
D5
D6
D7
GND 10
001aae077
Transparent top view
(1) The die substrate is attached to this pad using
conductive die attach material. It can not be used as
supply pin or input
Fig 5.
Pin configuration DIP20, SO20, SSOP20 and
TSSOP20
Fig 6.
Pin configuration DHVQFN20
5.2 Pin description
Table 2.
Symbol
OE
D[0:7]
GND
LE
Q[0:7]
V
CC
Pin description
Pin
1
2, 3, 4, 5, 6, 7, 8, 9
10
11
20
Description
3-state output enable input (active LOW)
data input
ground (0 V)
latch enable input (active HIGH)
supply voltage
19, 18, 17, 16, 15, 14, 13, 12 3-state latch output
74HC_HCT573
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 5 — 15 August 2012
4 of 21
NXP Semiconductors
74HC573; 74HCT573
Octal D-type transparent latch; 3-state
6. Functional description
Table 3.
Function table
[1]
Control
OE
Enable and read register (transparent
mode)
Latch and read register
Latch register and disable outputs
L
L
H
LE
H
L
L
Input
Dn
L
H
l
h
l
h
[1]
H = HIGH voltage level;
h = HIGH voltage level one set-up time prior to the HIGH-to-LOW LE transition;
L = LOW voltage level;
l = LOW voltage level one set-up time prior to the HIGH-to-LOW LE transition;
Z = high-impedance OFF-state.
Operating mode
Internal
latches
L
H
L
H
L
H
Output
Qn
L
H
L
H
Z
Z
7. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
V
CC
I
IK
I
OK
I
O
I
CC
I
GND
T
stg
P
tot
Parameter
supply voltage
input clamping current
output clamping current
output current
supply current
ground current
storage temperature
total power dissipation
DIP20 package
SO20, SSOP20, TSSOP20 and
DHVQFN20 packages
[1]
[2]
For DIP20 package: P
tot
derates linearly with 12 mW/K above 70
C.
For SO20: P
tot
derates linearly with 8 mW/K above 70
C.
For SSOP20 and TSSOP20 packages: P
tot
derates linearly with 5.5 mW/K above 60
C.
For DHVQFN20 package: P
tot
derates linearly with 4.5 mW/K above 60
C.
[1]
[2]
Conditions
V
I
<
0.5
V or V
I
> V
CC
+ 0.5 V
V
O
<
0.5
V or V
O
> V
CC
+ 0.5 V
V
O
=
0.5
V to (V
CC
+ 0.5 V)
Min
0.5
-
-
-
-
-
65
-
-
Max
+7
20
20
35
+70
70
+150
750
500
Unit
V
mA
mA
mA
mA
mA
C
mW
mW
74HC_HCT573
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 5 — 15 August 2012
5 of 21
查看更多>
参数对比
与74HCT573BQ-G相近的元器件有:74HCT573PW-T、74HCT573DB-T、74HCT573D-T、74HC573DB-T、74HCT573PW、74HC573BQ-G。描述及对比如下:
型号 74HCT573BQ-G 74HCT573PW-T 74HCT573DB-T 74HCT573D-T 74HC573DB-T 74HCT573PW 74HC573BQ-G
描述 Latches OCTAL LATCH Latches OCTAL D-TYPE TRANS LATCH 3-S Latches OCTAL D-TYPE TRANS LATCH 3-S Latches OCTAL D-TYPE TRANS LATCH 3-S Latches OCTAL TRANS LATCH INV 3-S Latches OCTAL D-TYPE TRANS LATCH 3-S Latches OCTAL LATCH
Source Url Status Check Date - 2013-06-14 00:00:00 2013-06-14 00:00:00 2013-06-14 00:00:00 2013-06-14 00:00:00 - -
是否Rohs认证 - 符合 符合 符合 符合 符合 -
厂商名称 - NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) -
零件包装代码 - TSSOP SSOP SOIC SSOP TSSOP -
包装说明 - TSSOP, SSOP, SOP, SOP20,.4 SSOP, TSSOP, TSSOP20,.25 -
针数 - 20 20 20 20 20 -
Reach Compliance Code - unknown unknown unknown unknown compliant -
其他特性 - BROADSIDE VERSION OF 373 BROADSIDE VERSION OF 373 BROADSIDE VERSION OF 373 BROADSIDE VERSION OF 373 BROADSIDE VERSION OF 373 -
系列 - HCT HCT HCT HC/UH HCT -
JESD-30 代码 - R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 -
JESD-609代码 - e4 e4 e4 e4 e4 -
长度 - 6.5 mm 7.2 mm 12.8 mm 7.2 mm 6.5 mm -
负载电容(CL) - 50 pF 50 pF 50 pF 50 pF 50 pF -
逻辑集成电路类型 - BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER -
湿度敏感等级 - 1 1 1 1 1 -
位数 - 8 8 8 8 8 -
功能数量 - 1 1 1 1 1 -
端口数量 - 2 2 2 2 2 -
端子数量 - 20 20 20 20 20 -
最高工作温度 - 125 °C 125 °C 125 °C 125 °C 125 °C -
最低工作温度 - -40 °C -40 °C -40 °C -40 °C -40 °C -
输出特性 - 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE -
输出极性 - TRUE TRUE TRUE TRUE TRUE -
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY -
封装代码 - TSSOP SSOP SOP SSOP TSSOP -
封装形状 - RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR -
封装形式 - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH -
峰值回流温度(摄氏度) - 260 260 260 260 260 -
传播延迟(tpd) - 53 ns 53 ns 53 ns 225 ns 53 ns -
认证状态 - Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified -
座面最大高度 - 1.1 mm 2 mm 2.65 mm 2 mm 1.1 mm -
最大供电电压 (Vsup) - 5.5 V 5.5 V 5.5 V 6 V 5.5 V -
最小供电电压 (Vsup) - 4.5 V 4.5 V 4.5 V 2 V 4.5 V -
标称供电电压 (Vsup) - 5 V 5 V 5 V 5 V 5 V -
表面贴装 - YES YES YES YES YES -
技术 - CMOS CMOS CMOS CMOS CMOS -
温度等级 - AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE -
端子面层 - NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD Nickel/Palladium/Gold (Ni/Pd/Au) NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD -
端子形式 - GULL WING GULL WING GULL WING GULL WING GULL WING -
端子节距 - 0.65 mm 0.65 mm 1.27 mm 0.65 mm 0.65 mm -
端子位置 - DUAL DUAL DUAL DUAL DUAL -
处于峰值回流温度下的最长时间 - 30 30 30 30 30 -
宽度 - 4.4 mm 5.3 mm 7.5 mm 5.3 mm 4.4 mm -
Base Number Matches - 1 1 1 1 1 -
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消