首页 > 器件类别 > 逻辑 > 逻辑

74LV165PW-Q100J

74LV165-Q100 - 8-bit parallel-in/serial-out shift register TSSOP 16-Pin

器件类别:逻辑    逻辑   

厂商名称:Nexperia

厂商官网:https://www.nexperia.com

下载文档
74LV165PW-Q100J 在线购买

供应商:

器件:74LV165PW-Q100J

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
Nexperia
厂商名称
Nexperia
零件包装代码
TSSOP
包装说明
TSSOP,
针数
16
制造商包装代码
SOT403-1
Reach Compliance Code
compliant
Samacsys Description
74LV165-Q100 - 8-bit parallel-in/serial-out shift register@en-us
计数方向
RIGHT
系列
LV/LV-A/LVX/H
JESD-30 代码
R-PDSO-G16
长度
5 mm
逻辑集成电路类型
PARALLEL IN SERIAL OUT
湿度敏感等级
1
位数
8
功能数量
1
端子数量
16
最高工作温度
125 °C
最低工作温度
-40 °C
输出极性
COMPLEMENTARY
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)
260
传播延迟(tpd)
76 ns
筛选级别
AEC-Q100
座面最大高度
1.1 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
1 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
技术
CMOS
温度等级
AUTOMOTIVE
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
触发器类型
POSITIVE EDGE
宽度
4.4 mm
最小 fmax
30 MHz
Base Number Matches
1
文档预览
74LV165-Q100
8-bit parallel-in/serial-out shift register
Rev. 2 — 24 February 2014
Product data sheet
1. General description
The 74LV165-Q100 is an 8-bit parallel-load or serial-in shift register with complementary
serial outputs (Q7 and Q7) available from the last stage. When the parallel-load input (PL)
is LOW, parallel data from the inputs D0 to D7 are loaded into the register asynchronously.
When input PL is HIGH, data enters the register serially at the input DS. It shifts one place
to the right (Q0 Q1 Q2, etc.) with each positive-going clock transition. This feature
allows parallel-to-serial converter expansion by tying the output Q7 to the input DS of the
succeeding stage.
The clock input is a gate-OR structure which allows one input to be used as an active
LOW clock enable input (CE) input. The pin assignment for the inputs CP and CE is
arbitrary and can be reversed for layout convenience. The LOW-to-HIGH transition of the
input CE should only take place while CP HIGH for predictable operation. Either the CP or
the CE should be HIGH before the LOW-to-HIGH transition of PL to prevent shifting the
data when PL is activated.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from
40 C
to +85
C
and from
40 C
to +125
C
Wide supply voltage range from 1.0 V to 5.5 V
Synchronous parallel-to-serial applications
Optimized for low voltage applications: 1.0 V to 3.6 V
Synchronous serial input for easy expansion
Latch-up performance exceeds 250 mA
5.5 V tolerant inputs/outputs
Direct interface with TTL levels (2.7 V to 3.6 V)
Power-down mode
Complies with JEDEC standards:
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
JESD8-1A (4.5 V to 5.5 V)
ESD protection:
MIL-STD-833, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0
)
Nexperia
74LV165-Q100
8-bit parallel-in/serial-out shift register
3. Ordering information
Table 1.
Ordering information
Package
Temperature
range
74LV165D-Q100
Name
Description
Version
Type number
40 C
to +125
C
SO16
plastic small outline package; 16 leads; body width 3.9 mm SOT109-1
SOT403-1
74LV165PW-Q100
40 C
to +125
C
TSSOP16 plastic thin shrink small outline package; 16 leads;
body width 4.4 mm
4. Functional diagram
Fig 1.
Logic symbol
Fig 2.
IEC logic symbol
Fig 3.
Functional diagram
74LV165_Q100
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 2 — 24 February 2014
2 of 19
Nexperia
74LV165-Q100
8-bit parallel-in/serial-out shift register
Fig 4.
Logic diagram
74LV165_Q100
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 2 — 24 February 2014
3 of 19
Nexperia
74LV165-Q100
8-bit parallel-in/serial-out shift register
5. Pinning information
5.1 Pinning
Fig 5.
Pin configuration (SO16 and TSSOP16)
5.2 Pin description
Table 2.
Symbol
PL
CP
Q7
GND
Q7
DS
D0 to D7
CE
V
CC
Pin description
Pin
1
2
7
8
9
10
11, 12, 13, 14, 3, 4, 5, 6
15
16
Description
parallel enable input (active LOW)
clock input (LOW-to-HIGH edge-triggered)
complementary serial output from the last stage
ground (0 V)
serial output from the last stage
serial data input
parallel data inputs
clock enable input (active LOW)
positive supply voltage
74LV165_Q100
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 2 — 24 February 2014
4 of 19
Nexperia
74LV165-Q100
8-bit parallel-in/serial-out shift register
6. Functional description
Table 3.
Function table
[1]
Inputs
PL
parallel load
serial shift
hold “do nothing”
[1]
Operating modes
Qn registers
CE
X
X
L
L
H
CP
X
X
X
DS
X
X
l
h
X
D0 to D7
L
H
X
X
X
Q0
L
H
L
H
q0
Q1 to Q6
L to L
H to H
q0 to q5
q0 to q5
q1 to q6
Output
Q7
L
H
q6
q6
q7
Q7
H
L
q6
q6
q7
L
L
H
H
H
H = HIGH voltage level;
h = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition;
L = LOW voltage level;
l = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition;
q = state of the referenced output one set-up time prior to the LOW-to-HIGH clock transition;
X = don’t care;
= LOW-to-HIGH clock transition.
Fig 6.
Timing diagram
74LV165_Q100
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 2 — 24 February 2014
5 of 19
查看更多>
参数对比
与74LV165PW-Q100J相近的元器件有:74LV165D-Q100J。描述及对比如下:
型号 74LV165PW-Q100J 74LV165D-Q100J
描述 74LV165-Q100 - 8-bit parallel-in/serial-out shift register TSSOP 16-Pin 74LV165-Q100 - 8-bit parallel-in/serial-out shift register SOP 16-Pin
Brand Name Nexperia Nexperia
厂商名称 Nexperia Nexperia
零件包装代码 TSSOP SOP
包装说明 TSSOP, SOP,
针数 16 16
制造商包装代码 SOT403-1 SOT109-1
Reach Compliance Code compliant compliant
Samacsys Description 74LV165-Q100 - 8-bit parallel-in/serial-out shift register@en-us 74LV165-Q100 - 8-bit parallel-in/serial-out shift register@en-us
计数方向 RIGHT RIGHT
系列 LV/LV-A/LVX/H LV/LV-A/LVX/H
JESD-30 代码 R-PDSO-G16 R-PDSO-G16
长度 5 mm 9.9 mm
逻辑集成电路类型 PARALLEL IN SERIAL OUT PARALLEL IN SERIAL OUT
湿度敏感等级 1 1
位数 8 8
功能数量 1 1
端子数量 16 16
最高工作温度 125 °C 125 °C
最低工作温度 -40 °C -40 °C
输出极性 COMPLEMENTARY COMPLEMENTARY
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP SOP
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE
峰值回流温度(摄氏度) 260 260
传播延迟(tpd) 76 ns 76 ns
筛选级别 AEC-Q100 AEC-Q100
座面最大高度 1.1 mm 1.75 mm
最大供电电压 (Vsup) 5.5 V 5.5 V
最小供电电压 (Vsup) 1 V 1 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 AUTOMOTIVE AUTOMOTIVE
端子形式 GULL WING GULL WING
端子节距 0.65 mm 1.27 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 30 30
触发器类型 POSITIVE EDGE POSITIVE EDGE
宽度 4.4 mm 3.9 mm
最小 fmax 30 MHz 30 MHz
Base Number Matches 1 1
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消