首页 > 器件类别 > 模拟混合信号IC > 信号电路

74LV4066D-T

IC QUAD 1-CHANNEL, SGL POLE SGL THROW SWITCH, PDSO14, 3.90 MM, PLASTIC, MS-012, SOT-108-1, SOP-14, Multiplexer or Switch

器件类别:模拟混合信号IC    信号电路   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

器件标准:

下载文档
器件参数
参数名称
属性值
Source Url Status Check Date
2013-06-14 00:00:00
是否Rohs认证
符合
厂商名称
NXP(恩智浦)
零件包装代码
SOIC
包装说明
3.90 MM, PLASTIC, MS-012, SOT-108-1, SOP-14
针数
14
Reach Compliance Code
unknown
模拟集成电路 - 其他类型
SPST
JESD-30 代码
R-PDSO-G14
JESD-609代码
e4
长度
8.65 mm
湿度敏感等级
1
信道数量
1
功能数量
4
端子数量
14
标称断态隔离度
50 dB
通态电阻匹配规范
2 Ω
最大通态电阻 (Ron)
83 Ω
最高工作温度
125 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
峰值回流温度(摄氏度)
260
认证状态
Not Qualified
座面最大高度
1.75 mm
最大供电电压 (Vsup)
6 V
最小供电电压 (Vsup)
1 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
最长断开时间
47 ns
最长接通时间
30 ns
技术
CMOS
温度等级
AUTOMOTIVE
端子面层
NICKEL PALLADIUM GOLD
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
3.9 mm
Base Number Matches
1
文档预览
74LV4066
Quad bilateral switches
Rev. 03 — 4 July 2005
Product data sheet
1. General description
The 74LV4066 is a low-voltage Si-gate CMOS device that is pin and function compatible
with the 74HC4066 and 74HCT4066.
The 74LV4066 has four independent switches. Each switch has two input/output pins
(nY, nZ) and an active HIGH enable input pin (nE). When nE is LOW the corresponding
analog switch is turned off.
The 74LV4066 has a ON-resistance which is reduced in comparison with the 74HCT4066.
2. Features
s
s
s
s
Optimized for low-voltage applications: 1.0 V to 3.6 V
Typical V
OLP
(output ground bounce): < 0.8 V at V
CC
= 3.3 V and T
amb
= 25
°C
Accepts TTL input levels between V
CC
= 2.7 V and V
CC
= 3.6 V
Very low ON-resistance:
x
60
(typical) at V
CC
= 2.0 V
x
35
(typical) at V
CC
= 3.0 V
x
25
(typical) at V
CC
= 4.5 V
s
ESD protection:
x
HBM EIA/JESD22-A114C exceeds 2000 V
x
MM EIA/JESD22-A115-A exceeds 200 V
s
Specified from
−40 °C
to +80
°C
and from
−40 °C
to +125
°C
Philips Semiconductors
74LV4066
Quad bilateral switches
3. Quick reference data
Table 1:
Quick reference data
GND = 0 V; T
amb
= 25
°
C; t
r
= t
f
2.5 ns; C
L
= 15 pF; R
L
= 1 k
.
Symbol
t
PZL
, t
PZH
t
PLZ
, t
PHZ
C
i
C
S
C
PD
[1]
Parameter
turn-on time nE to V
os
turn-off time nE to V
os
input capacitance
maximum switch
capacitance
power dissipation
capacitance per switch
Conditions
V
CC
= 3.3 V
V
CC
= 3.3 V
Min
-
-
-
-
Typ
10
13
3.5
8
11
Max
-
-
-
-
-
Unit
ns
ns
pF
pF
pF
V
CC
= 3.3 V
[1] [2]
-
C
PD
is used to determine the dynamic power dissipation (P
D
in
µW).
P
D
= C
PD
×
V
CC2
×
f
i
×
N +
Σ[(C
L
+ C
S
)
×
V
CC2
×
f
o
] where:
f
i
= input frequency in MHz;
f
o
= output frequency in MHz;
C
L
= output load capacitance in pF;
C
S
= maximum switch capacitance in pF;
V
CC
= supply voltage in V;
N = number of inputs switching;
Σ[(C
L
+ C
S
)
×
V
CC2
×
f
o
] = sum of the outputs.
[2]
The condition is V
I
= GND to V
CC
.
4. Ordering information
Table 2:
Ordering information
Temperature range Name
74LV4066N
74LV4066D
74LV4066DB
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
DIP14
SO14
SSOP14
Description
plastic dual in-line package;
14 leads (300 mil)
plastic small outline package;
14 leads; body width 3.9 mm
Version
SOT27-1
SOT108-1
Type number Package
plastic shrink small outline package; SOT337-1
14 leads; body width 5.3 mm
SOT402-1
74LV4066PW
−40 °C
to +125
°C
TSSOP14 plastic thin shrink small outline
package; 14 leads; body width
4.4 mm
9397 750 15209
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Product data sheet
Rev. 03 — 4 July 2005
2 of 23
Philips Semiconductors
74LV4066
Quad bilateral switches
5. Functional diagram
1
13
4
5
8
6
11
12
1Y
1E
1Z
1
2
1
2
13 #
4
5#
3
8
9
6#
11
12 #
(a)
1
X1
1
X1
1
X1
1
X1
(b)
1
2
2Y
2E
3Y
3E
4Y
4E
2Z
3
13 #
4
5#
1
3
3Z
9
8
6#
11
1
9
10
4Z
1
10
10
12 #
001aad269
001aad270
Fig 1. Logic symbol
Fig 2. IEC logic diagram
nY
nE
V
CC
V
CC
GND
nZ
001aad271
Fig 3. Logic diagram (one switch)
9397 750 15209
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Product data sheet
Rev. 03 — 4 July 2005
3 of 23
Philips Semiconductors
74LV4066
Quad bilateral switches
6. Pinning information
6.1 Pinning
1Y
1Z
2Z
2Y
2E
3E
GND
1
2
3
4
5
6
7
001aad268
14 V
CC
13 1E
12 4E
4066
11 4Y
10 4Z
9
8
3Z
3Y
Fig 4. Pin configuration
6.2 Pin description
Table 3:
Symbol
1Y
1Z
2Z
2Y
2E
3E
GND
3Y
3Z
4Z
4Y
4E
1E
V
CC
Pin description
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
Description
independent input or output
independent output or input
independent output or input
independent input or output
enable input
enable input
ground (0 V)
independent input or output
independent output or input
independent output or input
independent input or output
enable input
enable input
supply voltage
7. Functional description
7.1 Function table
Table 4:
Input nE
LOW
HIGH
9397 750 15209
Function table
Switch
off
on
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Product data sheet
Rev. 03 — 4 July 2005
4 of 23
Philips Semiconductors
74LV4066
Quad bilateral switches
8. Limiting values
Table 5:
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to
GND (ground = 0 V).
Symbol Parameter
V
CC
I
IK
I
OK
I
S
T
stg
P
tot
supply voltage
input diode current
output diode current
switch source or sink
current
storage temperature
total power dissipation
DIP14 package
SO14 package
(T)SSOP14 package
[1]
[2]
[3]
[4]
DIP14 package: P
tot
derates linearly with 12 mW/K above 70
°C.
SO14 package: P
tot
derates linearly with 8 mW/K above 70
°C.
(T)SSOP14 package: P
tot
derates linearly with 5.5 mW/K above 60
°C.
Conditions
V
I
<
−0.5
V or V
I
> V
CC
+ 0.5 V
V
O
<
−0.5
V or V
O
> V
CC
+ 0.5 V
V
O
=
−0.5
V to (V
CC
+ 0.5 V)
[1]
Min
−0.5
-
-
-
−65
Max
+7.0
±20
±50
±25
+150
750
500
400
Unit
V
mA
mA
mA
°C
mW
mW
mW
T
amb
=
−40 °C
to +125
°C
[2]
[3]
[4]
-
-
The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
9. Recommended operating conditions
Table 6:
Symbol
V
CC
V
I
V
O
T
amb
t
r
, t
f
Recommended operating conditions
Parameter
supply voltage
input voltage
output voltage
ambient temperature
input rise and fall times
in free air
V
CC
= 1.0 V to 2.0 V
V
CC
= 2.0 V to 2.7 V
V
CC
= 2.7 V to 3.6 V
V
CC
= 3.6 V to 5.5 V
[1]
Conditions
[1]
Min
1.0
0
0
−40
-
-
-
-
Typ
3.3
-
-
-
-
-
-
-
Max
6
V
CC
V
CC
+125
500
200
100
50
Unit
V
V
V
°C
ns/V
ns/V
ns/V
ns/V
The static characteristics are guaranteed from V
CC
= 1.2 V to V
CC
= 5.5 V, but LV devices are guaranteed to
function down to V
CC
= 1.0 V (with input levels GND or V
CC
).
9397 750 15209
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Product data sheet
Rev. 03 — 4 July 2005
5 of 23
查看更多>
参数对比
与74LV4066D-T相近的元器件有:74LV4066D,118、74LV4066DB,112、74LV4066PW,112。描述及对比如下:
型号 74LV4066D-T 74LV4066D,118 74LV4066DB,112 74LV4066PW,112
描述 IC QUAD 1-CHANNEL, SGL POLE SGL THROW SWITCH, PDSO14, 3.90 MM, PLASTIC, MS-012, SOT-108-1, SOP-14, Multiplexer or Switch 74LV4066 - Quad bilateral switches SOIC 14-Pin 74LV4066 - Quad bilateral switches SSOP1 14-Pin 74LV4066 - Quad bilateral switches TSSOP 14-Pin
是否Rohs认证 符合 符合 符合 符合
厂商名称 NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦)
零件包装代码 SOIC SOIC SSOP1 TSSOP
包装说明 3.90 MM, PLASTIC, MS-012, SOT-108-1, SOP-14 SOP, SOP14,.25 SSOP, SSOP14,.3 4.40 MM, PLASTIC, MO-153, SOT-402-1, TSSOP-14
针数 14 14 14 14
Reach Compliance Code unknown compliant compliant compliant
模拟集成电路 - 其他类型 SPST SPST SPST SPST
JESD-30 代码 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14
JESD-609代码 e4 e4 e4 e4
长度 8.65 mm 8.65 mm 6.2 mm 5 mm
湿度敏感等级 1 1 1 1
信道数量 1 1 1 1
功能数量 4 4 4 4
端子数量 14 14 14 14
标称断态隔离度 50 dB 50 dB 50 dB 50 dB
通态电阻匹配规范 2 Ω 2 Ω 2 Ω 2 Ω
最大通态电阻 (Ron) 83 Ω 83 Ω 83 Ω 83 Ω
最高工作温度 125 °C 125 °C 125 °C 125 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP SSOP TSSOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 260 260 260 260
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.75 mm 1.75 mm 2 mm 1.1 mm
最大供电电压 (Vsup) 6 V 6 V 6 V 6 V
最小供电电压 (Vsup) 1 V 1 V 1 V 1 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
最长断开时间 47 ns 47 ns 47 ns 47 ns
最长接通时间 30 ns 30 ns 30 ns 30 ns
技术 CMOS CMOS CMOS CMOS
温度等级 AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
端子面层 NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD Nickel/Palladium/Gold (Ni/Pd/Au) NICKEL PALLADIUM GOLD
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 1.27 mm 1.27 mm 0.65 mm 0.65 mm
端子位置 DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 30 30 30 30
宽度 3.9 mm 3.9 mm 5.3 mm 4.4 mm
Base Number Matches 1 1 1 1
Brand Name - NXP Semiconductor NXP Semiconductor NXP Semiconductor
制造商包装代码 - SOT108-1 SOT337-1 SOT402-1
正常位置 - NO NO NO
输出 - SEPARATE OUTPUT SEPARATE OUTPUT SEPARATE OUTPUT
封装等效代码 - SOP14,.25 SSOP14,.3 TSSOP14,.25
电源 - 1/6 V 1/6 V 1/6 V
切换 - MAKE-BEFORE-BREAK MAKE-BEFORE-BREAK MAKE-BEFORE-BREAK
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消