首页 > 器件类别 > 逻辑 > 逻辑

74LVC2G38GD,125

IC GATE NAND 2CH 2-INP 8XSON

器件类别:逻辑    逻辑   

厂商名称:Nexperia

厂商官网:https://www.nexperia.com

下载文档
74LVC2G38GD,125 在线购买

供应商:

器件:74LVC2G38GD,125

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
Nexperia
厂商名称
Nexperia
零件包装代码
SON
包装说明
3 X 2 MM, 0.50 MM HEIGHT, 0.50 MM PITCH, PLASTIC, SOT996-2, SON-8
针数
8
制造商包装代码
SOT996-2
Reach Compliance Code
compliant
Base Number Matches
1
文档预览
74LVC2G38
Rev. 13 — 3 July 2017
Dual 2-input NAND gate; open drain
Product data sheet
1
General description
The 74LVC2G38 provides a 2-input NAND function.
The outputs of the 74LVC2G38 devices are open-drain and can be connected to other
open-drain outputs to implement active-LOW, wired-OR or active-HIGH wired-AND
functions.
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of
these devices as translators in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing the damaging backflow current through the
device when it is powered down.
2
Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant outputs for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM EIA/JESD22-A114F exceeds 2 000 V
MM EIA/JESD22-A115-A exceeds 200 V
±24 mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
Open-drain outputs
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from -40 °C to +85 °C and -40 °C to +125 °C
Nexperia
Dual 2-input NAND gate; open drain
74LVC2G38
3
Ordering information
Package
Temperature
range
Name
TSSOP8
VSSOP8
XSON8
XSON8
XQFN8
XSON8
XSON8
X2SON8
Table 1. Ordering information
Type number
Description
plastic thin shrink small outline package; 8 leads;
body width 3 mm; lead length 0.5 mm
Version
SOT505-2
74LVC2G38DP
74LVC2G38DC
74LVC2G38GT
74LVC2G38GF
74LVC2G38GM
74LVC2G38GN
74LVC2G38GS
74LVC2G38GX
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
plastic very thin shrink small outline package; 8 leads; SOT765-1
body width 2.3 mm
plastic extremely thin small outline package; no leads; SOT833-1
8 terminals; body 1 x 1.95 x 0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35 x 1 x 0.5 mm
plastic, extremely thin quad flat package; no leads;
8 terminals; body 1.6 x 1.6 x 0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.2 x 1.0 x 0.35 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35 x 1.0 x 0.35 mm
plastic thermal enhanced extremely thin small outline
package; no leads; 8 terminals;
body 1.35 x 0.8 x 0.35 mm
SOT1089
SOT902-2
SOT1116
SOT1203
SOT1233
4
Marking
Marking code
Y38
Y38
Y38
YB
Y38
YB
YB
YB
[1]
Table 2. Marking codes
Type number
74LVC2G38DP
74LVC2G38DC
74LVC2G38GT
74LVC2G38GF
74LVC2G38GM
74LVC2G38GN
74LVC2G38GS
74LVC2G38GX
[1]
The pin 1 indicator is located on the lower left corner of the device, below the marking code.
74LVC2G38
All information provided in this document is subject to legal disclaimers.
© Nexperia B.V. 2017. All rights reserved.
Product data sheet
Rev. 13 — 3 July 2017
2 / 21
Nexperia
Dual 2-input NAND gate; open drain
74LVC2G38
5
Functional diagram
&
1A
1B
2A
2B
1Y
&
2Y
001aah753
001aah754
Figure 1.  Logic symbol
Figure 2.  IEC logic symbol
Y
A
B
GND
mnb131
Figure 3.  Functional diagram (one gate)
6
Pinning information
6.1 Pinning
74LVC2G38
1A
1
8
V
CC
1B
2
7
1Y
74LVC2G38
1A
1B
2Y
GND
1
2
3
4
001aab829
2Y
8
7
6
5
V
CC
1Y
2B
2A
3
6
2B
GND
4
5
2A
001aab830
Transparent top view
Figure 4.  Pin configuration SOT505-2 and SOT765-1
Figure 5.  Pin configuration SOT833-1, SOT1089,
SOT1116 and SOT1203
74LVC2G38
All information provided in this document is subject to legal disclaimers.
© Nexperia B.V. 2017. All rights reserved.
Product data sheet
Rev. 13 — 3 July 2017
3 / 21
Nexperia
Dual 2-input NAND gate; open drain
74LVC2G38
74LVC2G38
terminal 1
index area
1Y
1
V
CC
7
1A
74LVC2G38
1A 1
7
8
V
CC
1B
2
4
GND
2Y
3
5
aaa-027037
8
1Y
2B
2
6
1B
6
2B
4
2A
3
5
2Y
GND
2A
001aae979
Transparent top view
Transparent top view
Figure 6.  Pin configuration SOT902-2
Figure 7.  Pin configuration SOT1233
6.2 Pin description
Table 3. Pin description
Symbol
Pin
SOT505-2, SOT765-1, SOT833-1, SOT1089,
SOT1116, SOT1203 and SOT1233
SOT902-2
7, 3
6, 2
4
1, 5
8
Description
1A, 2A
1B, 2B
GND
1Y, 2Y
V
CC
1, 5
2, 6
4
7, 3
8
data input
data input
ground (0 V)
data output
supply voltage
7
Functional description
Table 4. Function table
H = HIGH voltage level; L = LOW voltage level; Z = high-impedance OFF-state.
Input
nA
L
L
H
H
Output
nB
L
H
L
H
nY
Z
Z
Z
L
74LVC2G38
All information provided in this document is subject to legal disclaimers.
© Nexperia B.V. 2017. All rights reserved.
Product data sheet
Rev. 13 — 3 July 2017
4 / 21
Nexperia
Dual 2-input NAND gate; open drain
74LVC2G38
8
Limiting values
Table 5. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
V
CC
V
I
V
O
I
IK
I
OK
I
O
I
CC
I
GND
T
stg
P
tot
[1]
[2]
[3]
Parameter
supply voltage
input voltage
output voltage
input clamping current
output clamping current
output current
supply current
ground current
storage temperature
total power dissipation
Conditions
[1]
Min
-0.5
-0.5
-0.5
-0.5
-50
-
-
-
-100
-65
Max
+6.5
+6.5
+6.5
+6.5
-
±50
±50
100
-
+150
300
Unit
V
V
V
V
mA
mA
mA
mA
mA
°C
mW
Active mode
Power-down mode
V
I
< 0 V
V
O
> V
CC
or V
O
< 0 V
V
O
= 0 V to V
CC
[1] [2]
[1] [2]
T
amb
= -40 °C to +125 °C
[3]
-
The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
When V
CC
= 0 V (Power-down mode), the output voltage can be 5.5 V in normal operation.
For TSSOP8 package: above 55 °C the value of P
tot
derates linearly with 2.5 mW/K.
For VSSOP8 package: above 110 °C the value of P
tot
derates linearly with 8 mW/K.
For XSON8 and XQFN8 packages: above 118 °C the value of P
tot
derates linearly with 7.8 mW/K.
For X2SON8 package: above 118 °C the value of P
tot
derates linearly with 7.7 mW/K.
9
Recommended operating conditions
Parameter
supply voltage
input voltage
output voltage
Active mode
disable mode
Power-down mode
Table 6. Operating conditions
Symbol
V
CC
V
I
V
O
Conditions
Min
1.65
0
0
0
0
-40
Max
5.5
5.5
V
CC
5.5
5.5
+125
20
10
Unit
V
V
V
V
V
°C
ns/V
ns/V
T
amb
Δt/ΔV
ambient temperature
input transition rise and fall rate
V
CC
= 1.65 V to 2.7 V
V
CC
= 2.7 V to 5.5 V
-
-
74LVC2G38
All information provided in this document is subject to legal disclaimers.
© Nexperia B.V. 2017. All rights reserved.
Product data sheet
Rev. 13 — 3 July 2017
5 / 21
查看更多>
参数对比
与74LVC2G38GD,125相近的元器件有:74LVC2G38GF,115、74LVC2G38GM,125、74LVC2G38GXX、74LVC2G38GN,115、74LVC2G38GM,115。描述及对比如下:
型号 74LVC2G38GD,125 74LVC2G38GF,115 74LVC2G38GM,125 74LVC2G38GXX 74LVC2G38GN,115 74LVC2G38GM,115
描述 IC GATE NAND 2CH 2-INP 8XSON IC GATE NAND 2CH 2-INP 8XSON IC GATE NAND 2CH 2-INP 8XQFN IC GATE NAND 2CH 2-INP 8X2SON IC GATE NAND 2CH 2-INP 8XSON 74LVC2G38 - Dual 2-input NAND gate; open drain QFN 8-Pin
Brand Name Nexperia Nexperia Nexperia Nexperia Nexperia Nexperia
包装说明 3 X 2 MM, 0.50 MM HEIGHT, 0.50 MM PITCH, PLASTIC, SOT996-2, SON-8 VSON, VQCCN, HVBCC, SON, 1.60 X 1.60 MM, 0.50 MM HEIGHT, 0.50 MM PITCH, PLASTIC, MO-255, SOT902-1, QFN-8
制造商包装代码 SOT996-2 SOT1089 SOT902-2 SOT1233 SOT1116 SOT902-2
Base Number Matches 1 1 1 1 1 1
厂商名称 Nexperia Nexperia Nexperia Nexperia Nexperia -
零件包装代码 SON SON QFN - SON QFN
针数 8 8 8 - 8 8
Reach Compliance Code compliant compliant compliant compliant compliant -
系列 - LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z -
JESD-30 代码 - R-PDSO-N8 R-PQCC-N8 R-PBCC-B8 R-PDSO-N8 -
长度 - 1.35 mm 1.6 mm 1.35 mm 1.2 mm -
逻辑集成电路类型 - NAND GATE NAND GATE NAND GATE NAND GATE -
功能数量 - 2 2 2 2 -
输入次数 - 2 2 2 2 -
端子数量 - 8 8 8 8 -
最高工作温度 - 125 °C 125 °C 125 °C 125 °C -
最低工作温度 - -40 °C -40 °C -40 °C -40 °C -
输出特性 - OPEN-DRAIN OPEN-DRAIN OPEN-DRAIN OPEN-DRAIN -
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY -
封装代码 - VSON VQCCN HVBCC SON -
封装形状 - RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR -
封装形式 - SMALL OUTLINE, VERY THIN PROFILE CHIP CARRIER, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE -
传播延迟(tpd) - 10.8 ns 10.8 ns 10.8 ns 10.8 ns -
座面最大高度 - 0.5 mm 0.5 mm 0.35 mm 0.35 mm -
最大供电电压 (Vsup) - 5.5 V 5.5 V 5.5 V 5.5 V -
最小供电电压 (Vsup) - 1.65 V 1.65 V 1.65 V 1.65 V -
标称供电电压 (Vsup) - 3.3 V 1.8 V 2.3 V 3.3 V -
表面贴装 - YES YES YES YES -
技术 - CMOS CMOS CMOS CMOS -
温度等级 - AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE -
端子形式 - NO LEAD NO LEAD BUTT NO LEAD -
端子位置 - DUAL QUAD BOTTOM DUAL -
宽度 - 1 mm 1.6 mm 0.8 mm 1 mm -
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消