首页 > 器件类别 > 半导体 > 逻辑

74LVC3G34GF115

Multilayer Ceramic Capacitors MLCC - SMD/SMT 1206 22uF 35volts X5R 20%

器件类别:半导体    逻辑   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

下载文档
74LVC3G34GF115 在线购买

供应商:

器件:74LVC3G34GF115

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
产品种类
Product Category
Buffers & Line Drivers
制造商
Manufacturer
NXP(恩智浦)
RoHS
Details
Number of Input Lines
3 Input
Number of Output Lines
3 Output
Polarity
Non-Inverting
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
3.3 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
XSON-8
系列
Packaging
Reel
系列
Packaging
MouseReel
系列
Packaging
Cut Tape
Function
Buffer
高度
Height
0.46 mm (Max)
High Level Output Current
- 32 mA
Input Signal Type
Single-Ended
长度
Length
1.35 mm
Logic Family
LVC
Low Level Output Current
32 mA
Number of Channels
3
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V, 5 V
传播延迟时间
Propagation Delay Time
2.5 ns at 2.7 V, 2.2 ns at 3.3 V, 1.9 ns at 5 V
Quiescent Current
100 nA
工厂包装数量
Factory Pack Quantity
5000
Supply Current - Max
40 uA
技术
Technology
CMOS
宽度
Width
1 mm
文档预览
74LVC3G34
Triple buffer
Rev. 11 — 2 April 2013
Product data sheet
1. General description
The 74LVC3G34 provides three buffers.
The inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of
the 74LVC3G34 as a translator in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant input/output for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
24
mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C
NXP Semiconductors
74LVC3G34
Triple buffer
3. Ordering information
Table 1.
Ordering information
Package
Temperature range Name
74LVC3G34DP
74LVC3G34DC
74LVC3G34GT
74LVC3G34GF
74LVC3G34GD
74LVC3G34GM
74LVC3G34GN
74LVC3G34GS
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
TSSOP8
VSSOP8
XSON8
XSON8
XSON8
XQFN8
XSON8
XSON8
Description
plastic thin shrink small outline package; 8 leads;
body width 3 mm; lead length 0.5 mm
Version
SOT505-2
Type number
plastic very thin shrink small outline package; 8 leads; SOT765-1
body width 2.3 mm
plastic extremely thin small outline package; no leads; SOT833-1
8 terminals; body 1
1.95
0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35
1
0.5 mm
SOT1089
plastic extremely thin small outline package; no leads; SOT996-2
8 terminals; body 3
2
0.5 mm
plastic, extremely thin quad flat package; no leads;
8 terminals; body 1.6
1.6
0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.2
1.0
0.35 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35
1.0
0.35 mm
SOT902-2
SOT1116
SOT1203
4. Marking
Table 2.
Marking codes
Marking code
[1]
V34
Y34
Y34
YA
Y34
Y34
YA
YA
Type number
74LVC3G34DP
74LVC3G34DC
74LVC3G34GT
74LVC3G34GF
74LVC3G34GD
74LVC3G34GM
74LVC3G34GN
74LVC3G34GS
[1]
The pin 1 indicator is located on the lower left corner of the device, below the marking code.
74LVC3G34
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 11 — 2 April 2013
2 of 21
NXP Semiconductors
74LVC3G34
Triple buffer
5. Functional diagram
1
1A
1Y
1
3Y
3A
2A
2Y
1
A
Y
001aac536
001aah842
001aah843
Fig 1.
Logic symbol
Fig 2.
IEC logic symbol
Fig 3.
Logic diagram (one gate)
6. Pinning information
6.1 Pinning
74LVC3G34
1A
1
8
V
CC
3Y
2
7
1Y
74LVC3G34
2A
1A
3Y
2A
GND
1
2
3
4
001aaa609
3
6
3A
8
7
6
5
V
CC
1Y
3A
2Y
GND
4
5
2Y
001aac024
Transparent top view
Fig 4.
Pin configuration SOT505-2 and SOT765-1
Fig 5.
Pin configuration SOT833-1, SOT1089,
SOT1116 and SOT1203
74LVC3G34
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 11 — 2 April 2013
3 of 21
NXP Semiconductors
74LVC3G34
Triple buffer
74LVC3G34
terminal 1
index area
1Y
1
V
CC
8
7
1A
1A
3Y
2A
GND
1
2
8
7
V
CC
3A
1Y
3A
2Y
2Y
3
4
5
2A
2
6
3Y
74LVC3G34
3
4
6
5
GND
001aag083
001aah950
Transparent top view
Transparent top view
Fig 6.
Pin configuration SOT996-2
Fig 7.
Pin configuration SOT902-2
6.2 Pin description
Table 3.
Symbol
Pin description
Pin
SOT505-2, SOT765-1, SOT833-1, SOT1089,
SOT996-2, SOT1116 and SOT1203
1A, 2A, 3A
1Y, 2Y, 3Y
GND
V
CC
1, 3, 6
7, 5, 2
4
8
SOT902-2
7, 5, 2
1, 3, 6
4
8
data input
data output
ground (0 V)
supply voltage
Description
7. Functional description
Table 4.
Input nA
L
H
[1]
H = HIGH voltage level; L = LOW voltage level.
Function table
[1]
Output nY
L
H
74LVC3G34
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 11 — 2 April 2013
4 of 21
NXP Semiconductors
74LVC3G34
Triple buffer
8. Limiting values
Table 5.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
V
CC
I
IK
V
I
I
OK
V
O
I
O
I
CC
I
GND
P
tot
T
stg
[1]
[2]
[3]
Parameter
supply voltage
input clamping current
input voltage
output clamping current
output voltage
output current
supply current
ground current
total power dissipation
storage temperature
Conditions
V
I
< 0 V
[1]
Min
0.5
50
0.5
-
[1]
[1][2]
Max
+6.5
-
+6.5
50
V
CC
+ 0.5
+6.5
50
100
-
250
+150
Unit
V
mA
V
mA
V
V
mA
mA
mA
mW
C
V
O
> V
CC
or V
O
< 0 V
Active mode
Power-down mode
V
O
= 0 V to V
CC
0.5
0.5
-
-
100
T
amb
=
40 C
to +125
C
[3]
-
65
The minimum input and output voltage ratings may be exceeded if the input and output current ratings are observed.
When V
CC
= 0 V (Power-down mode), the output voltage can be 5.5 V in normal operation.
For TSSOP8 package: above 55
C
the value of P
tot
derates linearly with 2.5 mW/K.
For VSSOP8 package: above 110
C
the value of P
tot
derates linearly with 8 mW/K.
For XSON8, XQFN8 packages: above 118
C
the value of P
tot
derates linearly with 7.8 mW/K.
9. Recommended operating conditions
Table 6.
Symbol
V
CC
V
I
V
O
T
amb
t/V
Operating conditions
Parameter
supply voltage
input voltage
output voltage
ambient temperature
input transition rise and fall rate
V
CC
= 1.65 V to 2.7 V
V
CC
= 2.7 V to 5.5 V
Active mode
Power-down mode; V
CC
= 0 V
Conditions
Min
1.65
0
0
0
40
-
-
Max
5.5
5.5
V
CC
5.5
+125
20
10
Unit
V
V
V
V
C
ns/V
ns/V
74LVC3G34
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 11 — 2 April 2013
5 of 21
查看更多>
参数对比
与74LVC3G34GF115相近的元器件有:74LVC3G34GM125。描述及对比如下:
型号 74LVC3G34GF115 74LVC3G34GM125
描述 Multilayer Ceramic Capacitors MLCC - SMD/SMT 1206 22uF 35volts X5R 20% Buffers u0026 Line Drivers 3.3V TRIPLE BUF GATE
产品种类
Product Category
Buffers & Line Drivers Buffers & Line Drivers
制造商
Manufacturer
NXP(恩智浦) NXP(恩智浦)
RoHS Details Details
Number of Input Lines 3 Input 3 Input
Number of Output Lines 3 Output 3 Output
Polarity Non-Inverting Non-Inverting
电源电压-最大
Supply Voltage - Max
5.5 V 5.5 V
电源电压-最小
Supply Voltage - Min
3.3 V 1.65 V
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C + 125 C
安装风格
Mounting Style
SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
XSON-8 XQFN8U-8
Function Buffer Buffer
高度
Height
0.46 mm (Max) 0.45 mm (Max)
High Level Output Current - 32 mA - 32 mA
Input Signal Type Single-Ended Single-Ended
长度
Length
1.35 mm 1.65 mm (Max)
Logic Family LVC LVC
Low Level Output Current 32 mA 32 mA
Number of Channels 3 3
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V, 5 V 1.8 V, 2.5 V, 3.3 V, 5 V
传播延迟时间
Propagation Delay Time
2.5 ns at 2.7 V, 2.2 ns at 3.3 V, 1.9 ns at 5 V 2.5 ns at 2.7 V, 2.2 ns at 3.3 V, 1.9 ns at 5 V
Quiescent Current 100 nA 100 nA
工厂包装数量
Factory Pack Quantity
5000 4000
Supply Current - Max 40 uA 40 uA
技术
Technology
CMOS CMOS
宽度
Width
1 mm 1.65 mm (Max)
系列
Packaging
Cut Tape Reel
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消